High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits

被引:0
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS) | 2016年
关键词
Domino logic; Dynamic logic; Delay; Unity noise gain; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power noise tolerant comparator design for arithmetic circuits. Instead of using domino logic, this paper uses a modified domino logic style. This logic uses semi-domino logic style and some extra footer transistors which lead to minimize power dissipation and noise of the comparator. The new comparator is compared with the basic domino comparator in terms of noise tolerance, delay, power consumption and power-delay product. Simulation results show the advantage of proposed comparator on the basic domino comparator in terms of noise, delay, power consumption and power-delay product. The performance of both the comparator circuits are based on UMC 180nm CMOS process models with a supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. From the simulation results, it can be seen clearly that the proposed comparator is quite faster, low power consuming and more noise tolerant than the basic domino comparator.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [41] High-performance active polyphase filter design for digital TV tuner
    Hsia, Shih-Chang
    Lin, Kuan-Ting
    MICROELECTRONICS JOURNAL, 2009, 40 (06) : 966 - 972
  • [42] Diode-footed domino: A leakage-tolerant high fan-in dynamic circuit design style
    Mahmoodi-Meimand, H
    Roy, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (03) : 495 - 503
  • [44] High-Performance Wideband Low-Noise Amplifier Using Enhanced π-Match Input Network
    Lin, Yo-Sheng
    Wang, Chien-Chin
    Lee, Guan-Lin
    Chen, Chih-Chung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (03) : 200 - 202
  • [45] Design and implementation of a high-performance 60-GHz CMOS slot antenna
    Lin, Chih-Ying
    Lin, Yo-Sheng
    Lu, Hsin-Chia
    Chang, Yi-Long
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (09) : 2061 - 2065
  • [46] Novel Low Power Noise Tolerant Dynamic Circuit Design Technique
    Mazumdar, Kaushik
    Pattanaik, Manisha
    Prakash, R. Bhanu
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 311 - 315
  • [47] High-performance current mode receiver design for on-chip VLSI interconnects
    Agrawal, Yash
    Chandel, Rajeevan
    Dhiman, Rohit
    Advances in Intelligent Systems and Computing, 2015, 343 : 527 - 536
  • [48] DESIGN AND IMPLEMENTATION OF A HIGH-PERFORMANCE V-BAND CMOS BANDPASS FILTER
    Chang, Jin-Fa
    Lin, Yo-Sheng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (02) : 309 - 316
  • [49] Design, optimization of low-power high-performance DSP building blocks
    Gemmeke, T
    Gansen, M
    Stockmans, HJ
    Noll, TG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) : 1131 - 1139
  • [50] High-Performance Robust Latches
    Omana, Martin
    Rossi, Daniele
    Metra, Cecilia
    IEEE TRANSACTIONS ON COMPUTERS, 2010, 59 (11) : 1455 - 1465