High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits

被引:0
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS) | 2016年
关键词
Domino logic; Dynamic logic; Delay; Unity noise gain; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power noise tolerant comparator design for arithmetic circuits. Instead of using domino logic, this paper uses a modified domino logic style. This logic uses semi-domino logic style and some extra footer transistors which lead to minimize power dissipation and noise of the comparator. The new comparator is compared with the basic domino comparator in terms of noise tolerance, delay, power consumption and power-delay product. Simulation results show the advantage of proposed comparator on the basic domino comparator in terms of noise, delay, power consumption and power-delay product. The performance of both the comparator circuits are based on UMC 180nm CMOS process models with a supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. From the simulation results, it can be seen clearly that the proposed comparator is quite faster, low power consuming and more noise tolerant than the basic domino comparator.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [31] High-Performance Silicon Photonics Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 17 - 18
  • [32] Current compensation techniques for low-voltage high-performance current mirror circuits
    Leitner, Stefan
    Wang, Haibo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (01) : 79 - 88
  • [33] High-performance anti-series diode ring amplifier for switched capacitor circuits
    Verma, Anmol
    Srivastava, Shubhang
    Bhardwaj, Shivam
    Shah, Ambika Prasad
    INTEGRATION-THE VLSI JOURNAL, 2024, 99
  • [34] New Noise-Tolerant Dynamic Circuit Design
    Su, Wei
    Jia, Song
    Li, Xiayu
    Liu, Limin
    Wang, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 254 - +
  • [35] The design of high-performance dynamic asynchronous pipelines: Lookahead style
    Singh, Montek
    Nowick, Steven M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (11) : 1256 - 1269
  • [36] Design considerations for high-performance Time Sensitive Networking switches
    Pruski, Aleksander
    Berger, Michael
    PROCEEDINGS OF THE 2019 10TH INTERNATIONAL CONFERENCE ON NETWORKS OF THE FUTURE (NOF 2019), 2019, : 114 - 117
  • [37] The design of high-performance dynamic asynchronous pipelines: High-capacity style
    Singh, Montek
    Nowick, Steven M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (11) : 1270 - 1283
  • [38] Improved StrongARM Latch Comparator: Design, Analysis and Performance Evaluation
    Almansouri, Abdullah
    Alturki, Abdullah
    Alshehri, Abdullah
    Al-Attar, Talal
    Fariborzi, Hossein
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 89 - 92
  • [39] High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits
    Jaber, Ramzi A.
    Kassem, Abdallah
    El-Hajj, Ahmad M.
    El-Nimri, Lina A.
    Haidar, Ali Massoud
    IEEE ACCESS, 2019, 7 : 93871 - 93886
  • [40] Design of a High-Precision Time-Domain Comparator
    Li, Juzhe
    Li, Xu
    Liu, Jiahui
    Zhao, Di
    Yan, Wenrui
    Bi, Chengju
    PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019), 2019, : 239 - 243