共 50 条
- [1] Design of High Speed and leakage Tolerant CMOS Comparator in UDSM Technology 2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES (ACCT 2013), 2013, : 326 - 329
- [2] Design and Performance Analysis of Low-Power Arithmetic Circuits JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
- [3] Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications MICROELECTRONICS JOURNAL, 2021, 115
- [5] High-Performance 64-Bit Binary Comparator PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 512 - 519
- [7] Design and Operating Characteristics of Voltage Comparator Using MTCMOS Circuits 7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 256 - 260
- [9] HLDTL: High-performance, low-cost, and double node upset tolerant latch design 2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
- [10] Design & Analysis of Novel Comparator without biasing for high performance application 2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,