High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
来源
2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS) | 2016年
关键词
Domino logic; Dynamic logic; Delay; Unity noise gain; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power noise tolerant comparator design for arithmetic circuits. Instead of using domino logic, this paper uses a modified domino logic style. This logic uses semi-domino logic style and some extra footer transistors which lead to minimize power dissipation and noise of the comparator. The new comparator is compared with the basic domino comparator in terms of noise tolerance, delay, power consumption and power-delay product. Simulation results show the advantage of proposed comparator on the basic domino comparator in terms of noise, delay, power consumption and power-delay product. The performance of both the comparator circuits are based on UMC 180nm CMOS process models with a supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. From the simulation results, it can be seen clearly that the proposed comparator is quite faster, low power consuming and more noise tolerant than the basic domino comparator.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [1] Design of High Speed and leakage Tolerant CMOS Comparator in UDSM Technology
    Soni, Upendra
    Vidyarthi, Abhay
    Akashe, Shyam
    2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES (ACCT 2013), 2013, : 326 - 329
  • [2] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
  • [3] Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications
    Kandpal, Jyoti
    Tomar, Abhishek
    Agarwal, Mayur
    MICROELECTRONICS JOURNAL, 2021, 115
  • [4] Noise Analysis for Comparator-Based Circuits
    Sepke, Todd
    Holloway, Peter
    Sodini, Charles G.
    Lee, Hae-Seung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 541 - 553
  • [5] High-Performance 64-Bit Binary Comparator
    Anjuli
    Anand, Satyajit
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 512 - 519
  • [6] Design and implementation of ternary adder for High-Performance arithmetic applications by using CNTFET material
    Panwar, Uday
    Sharma, Parul
    MATERIALS TODAY-PROCEEDINGS, 2022, 63 : 773 - 777
  • [7] Design and Operating Characteristics of Voltage Comparator Using MTCMOS Circuits
    Mishra, Swati
    Pandel, Vartika
    Akashe, Shyam
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 256 - 260
  • [8] High performance low power CMOS dynamic logic for arithmetic circuits
    Navarro-Botello, Victor
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    MICROELECTRONICS JOURNAL, 2007, 38 (4-5) : 482 - 488
  • [9] HLDTL: High-performance, low-cost, and double node upset tolerant latch design
    Yan, Aibin
    Huang, Zhengfeng
    Yi, Maoxiang
    Cui, Jie
    Liang, Huaguo
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [10] Design & Analysis of Novel Comparator without biasing for high performance application
    Naidu, P. V. Satya Challayya
    Agarwal, Neeru
    Agarwal, Neeraj
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,