An 80 mW 40 Gb/s 7-Tap T/2-Spaced Feed-Forward Equalizer in 65 nm CMOS

被引:59
作者
Momtaz, Afshin [1 ]
Green, Michael M. [2 ]
机构
[1] Broadcom Corp, Irvine, CA 92618 USA
[2] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
CMOS analog integrated circuits; current mode logic; FFE; broadband communication; equalizers;
D O I
10.1109/JSSC.2009.2039268
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 7-tap 40 Gb/s FFE using a 65 nm standard CMOS process is described. A number of broadbanding and calibration techniques are used, which allow high-speed operation while consuming 80 mW from a 1 V supply. ESD protection is added to 40 Gb/s IOs and an inexpensive plastic package is used to make the chip closer to a commercial product. The measured tap delay frequency response variation is less than 1 dB up to 20 GHz and tap-to-tap delay variation is less than 0.3 ps. More than 50% vertical and 70% horizontal eye opening from a closed input eye are observed. The use of a CMOS process enables further integration of this core into a DFE equalizer or a CDR/Demux based receiver.
引用
收藏
页码:629 / 639
页数:11
相关论文
共 15 条
  • [1] CHUNG D, 2006, Patent No. 7042271
  • [2] FRACTIONALLY-SPACED EQUALIZATION - AN IMPROVED DIGITAL TRANSVERSAL EQUALIZER
    GITLIN, RD
    WEINSTEIN, SB
    [J]. BELL SYSTEM TECHNICAL JOURNAL, 1981, 60 (02): : 275 - 296
  • [3] Gondi S., 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P328
  • [4] HANZNECI A, 2004, P 2004 IEEE COMP SEM, P101
  • [5] JIANG H, 2005, OPT FIB COMM C OFC N
  • [6] Lee T.H., 2004, DESIGN CMOS RADIO FR, V2nd, P325
  • [7] Momtaz A., 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P364, DOI 10.1109/ISSCC.2009.4977459
  • [8] NAKAMURA M, 2004, OPT FIB COMM C OFC N
  • [9] Realization of multigigabit channel equalization and crosstalk cancellation integrated circuits
    Pelard, C
    Gebara, E
    Kim, AJ
    Vrazel, MG
    Bien, F
    Hur, Y
    Maeng, M
    Chandramouli, S
    Chun, C
    Bajekal, S
    Ralph, SE
    Schmukler, B
    Hietala, VM
    Laskar, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (10) : 1659 - 1670
  • [10] Reynolds S., 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P330