On Synthesizing Memristor-Based Logic Circuits in Area-Constrained Crossbar Arrays

被引:0
|
作者
Lee, Hsin-Tsung [1 ]
Lin, Chia-Chun [1 ]
Chen, Yung-Chih [1 ]
Wang, Chun-Yao [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
10.1109/ISQED51717.2021.9424249
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristors are considered as promising candidates for Computation-In-Memory due to their non-volatile storage and computing capabilities. In recent years, a growing number of general-purpose computing platforms based on different design styles at the memristor crossbar arrays have been proposed. In this paper, we present a comprehensive synthesis approach for performing arbitrary Boolean logic operations in area-constrained crossbar arrays. The approach exploits multicycle logic operations to deal with the delay and area constraints. The experimental results at larger EPFL benchmarks show that our approach is robust and scalable.
引用
收藏
页码:316 / 316
页数:1
相关论文
共 50 条
  • [21] A Novel Architecture for Memristor-Based Logic
    Mozafari, Farzad
    Sharifi, Mohammad Javad
    Ahmadi, Arash
    Ahmadi, Majid
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 812 - 815
  • [22] Analysis of the row grounding technique in a memristor-based crossbar array
    Dozortsev, Alexander
    Goldshtein, Israel
    Kvatinsky, Shahar
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (01) : 122 - 137
  • [23] A Design Space Exploration Framework for Memristor-Based Crossbar Architecture
    Barbareschi, Mario
    Bosio, Alberto
    O'Connor, Ian
    Fiser, Petr
    Traiola, Marcello
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 38 - 43
  • [24] Formal Design Space Exploration for Memristor-based Crossbar Architecture
    Traiola, Marcello
    Barbareschi, Mario
    Bosio, Alberto
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 145 - 150
  • [25] Design and comparative analysis of memristor-based transistor-less combinational logic circuits
    Maruf, Md Hasan
    Ashrafi, Md Shakib Ibne
    Shihavuddin, A. S. M.
    Ali, Syed Iftekhar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (08) : 1291 - 1306
  • [26] Design and Analysis of Memristor-based Combinational Circuits
    Singh, Anuradha
    IETE JOURNAL OF RESEARCH, 2020, 66 (02) : 182 - 191
  • [27] Maximizing Area-Constrained Partial Fault Tolerance in Reconfigurable Logic
    Foster, David L.
    Hanna, Darrin M.
    FPGA 10, 2010, : 259 - 262
  • [29] Memristor-Based Neuromorphic Circuits and Unconventional Computing
    Erokhin, Victor
    NUMERICAL ANALYSIS AND APPLIED MATHEMATICS (ICNAAM 2012), VOLS A AND B, 2012, 1479 : 1874 - 1874
  • [30] A novel digital logic implementation approach on nanocrossbar arrays using memristor-based multiplexers
    Owlia, Hadi
    Keshavarzi, Parviz
    Rezai, Abdalhossein
    MICROELECTRONICS JOURNAL, 2014, 45 (06) : 597 - 603