On Synthesizing Memristor-Based Logic Circuits in Area-Constrained Crossbar Arrays

被引:0
|
作者
Lee, Hsin-Tsung [1 ]
Lin, Chia-Chun [1 ]
Chen, Yung-Chih [1 ]
Wang, Chun-Yao [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
10.1109/ISQED51717.2021.9424249
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristors are considered as promising candidates for Computation-In-Memory due to their non-volatile storage and computing capabilities. In recent years, a growing number of general-purpose computing platforms based on different design styles at the memristor crossbar arrays have been proposed. In this paper, we present a comprehensive synthesis approach for performing arbitrary Boolean logic operations in area-constrained crossbar arrays. The approach exploits multicycle logic operations to deal with the delay and area constraints. The experimental results at larger EPFL benchmarks show that our approach is robust and scalable.
引用
收藏
页码:316 / 316
页数:1
相关论文
共 50 条
  • [1] A Novel Design for Memristor-Based Logic Switch and Crossbar Circuits
    Zhang, Yang
    Shen, Yi
    Wang, Xiaoping
    Cao, Lina
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (05) : 1402 - 1411
  • [2] On Synthesizing Memristor-Based Logic Circuits With Minimal Operational Pulses
    Wang, Hsin-Pei
    Lin, Chia-Chun
    Wu, Chia-Cheng
    Chen, Yung-Chih
    Wang, Chun-Yao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2842 - 2852
  • [3] Design of Memristor-Based Combinational Logic Circuits
    Gongzhi Liu
    Shuhang Shen
    Peipei Jin
    Guangyi Wang
    Yan Liang
    Circuits, Systems, and Signal Processing, 2021, 40 : 5825 - 5846
  • [4] A Novel Design and Modeling Paradigm for Memristor-Based Crossbar Circuits
    Vourkas, Ioannis
    Sirakoulis, Georgios Ch.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (06) : 1151 - 1159
  • [5] Design of memristor-based combinational logic circuits
    Tao, Zeheng
    Wang, Lei
    Sun, Chuanyang
    Wan, Xiang
    Liu, Xiaoyan
    Cai, Zhikuang
    Lian, Xiaojuan
    IEICE ELECTRONICS EXPRESS, 2024, 21 (03):
  • [6] Design of Memristor-Based Combinational Logic Circuits
    Liu, Gongzhi
    Shen, Shuhang
    Jin, Peipei
    Wang, Guangyi
    Liang, Yan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (12) : 5825 - 5846
  • [7] Variability-Tolerant Memristor-based Ratioed Logic in Crossbar Array
    Escudero, M.
    Vourkas, I.
    Rubio, A.
    Moll, F.
    NANOARCH'18: PROCEEDINGS OF THE 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2018, : 13 - 18
  • [8] Implication logic synthesis and optimization methods for memristor-based logic circuits
    Liu, Tingting
    Chu, Zhufei
    MICROELECTRONICS JOURNAL, 2025, 157
  • [9] On the Variability-aware Design of Memristor-based Logic Circuits
    Escudero, M.
    Vourkas, I.
    Rubio, A.
    Moll, F.
    2018 IEEE 18TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2018,
  • [10] A Mapping Methodology of Boolean Logic Circuits on Memristor Crossbar
    Xie, Lei
    Hoang Anh Du Nguyen
    Taouil, Mottaqiallah
    Hamdioui, Said
    Bertels, Koen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (02) : 311 - 323