Supply voltage noise aware ATPG for transition delay faults

被引:36
作者
Ahmed, Nisar [1 ]
Tehranipoor, Mohammad [1 ]
Jayaram, Vinay [2 ]
机构
[1] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
[2] Texas Instruments Inc, Dallas, TX 75265 USA
来源
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2007年
关键词
D O I
10.1109/VTS.2007.77
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The sensitivity of very deep submicron designs to supply voltage noise is increasing due to higher path delay variations and reduced noise margins with supply noise scaling. The supply noise of delay test during at-speed launch and capture is significantly larger compared to normal circuit operation since larger number of transitions occur within a short time frame. Our simulations have shown that for identical switching activity, a pattern with a short switching time frame window will surge more current from the power network, thereby causing higher IR-drop. In this paper we propose a novel method to measure the average power of at-speed test patterns, referred to as switching cycle average power (SCAP). We present a case study of the IR-drop effects on design performance during at-speed test. A new practical framework is proposed to generate supply noise tolerant delay test patterns. The proposed framework uses existing commercial ATPG tools and a wrapper is added around them. The results demonstrate that the new patterns generated using our framework will significantly reduce the supply noise.
引用
收藏
页码:179 / +
页数:2
相关论文
共 18 条
[1]   Improving transition delay fault coverage using hybrid scan-based technique [J].
Ahmed, N ;
Tehranipoor, M .
DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, :187-195
[2]   At-speed transition fault testing with low speed scan enable [J].
Ahmed, N ;
Ravikumar, CP ;
Tehranipoor, M ;
Plusquellic, J .
23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, :42-47
[3]  
AHMED N, 2006, IN PRESS INT C COMP
[4]   Timing-based delay test for screening small delay defects [J].
Ahmed, Nisar ;
Tehranipoor, Mohammad ;
Jayaram, Vinay .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :320-325
[5]  
*CAD INC, 2005, US MAN SYNOPSYS TOOL
[6]  
Dervisoglu B. I., 1991, Proceedings. International Test Conference 1991 (IEEE Cat. No.91CH3032-0), P365, DOI 10.1109/TEST.1991.519696
[7]  
Gupta P, 2004, INT TEST CONF P, P1053
[8]  
Kokrady AA, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P760
[9]   Pattern generation for delay testing and dynamic timing analysis considering power-supply noise effects [J].
Krstic, A ;
Jiang, YM ;
Cheng, KT .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) :416-425
[10]  
Kruseman B, 2004, INT TEST CONF P, P213