Low-power 4-way associative cache for embedded SOC design

被引:0
|
作者
Choi, H
Yim, MK
Lee, JY
Yun, BW
Lee, YT
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the details of the architecture and the operation scheme of the low power 4-way associative cache developed for the ARM9TDMI based cached-core used in the embedded SOC products. Specifically, we show 1) the reason why we select I-way for low power, 2) the problems of the conventional I-way tag in power consumption point of view, and 3) propose a new tag architecture solving those problems. In addition, we propose a new rag operation technique called tag-skipping that reduces the number of unnecessary tag look-ups thence the corresponding power) significantly with showing what the unnecessary tag look-ups are in the conventional tag operation. Experimental results validating the proposed architecture and the operation scheme are also included.
引用
收藏
页码:231 / 235
页数:5
相关论文
共 50 条
  • [11] Selective Access to Filter Cache for Low-Power Embedded Systems
    Kwak, Jong Wook
    Choi, Ju Hee
    43RD HAWAII INTERNATIONAL CONFERENCE ON SYSTEMS SCIENCES VOLS 1-5 (HICSS 2010), 2010, : 4313 - 4320
  • [12] Compressed tag architecture for low-power embedded cache systems
    Kwak, Jong Wook
    Jeon, Young Tae
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (09) : 419 - 428
  • [13] Low-power design for embedded processors
    Moyer, B
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1576 - 1587
  • [14] Low energy, highly-associative cache design for embedded processors
    Veidenbaum, A
    Nicolaescu, D
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 332 - 335
  • [15] Implementation of Embedded RISC Processor with Dynamic Power Management for Low-Power Embedded system on SOC
    Kumar, Narender
    Rattan, Munish
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [16] Design of Low-Power SoC for Wearable Healthcare Device
    Kim, Ji Kwang
    Oh, Jung Hwan
    Hwang, Gwan Beom
    Gwon, Oh Seong
    Lee, Sang Muk
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (06)
  • [17] A low-power cache design for CalmRISC™-based systems
    Cho, S
    Jung, W
    Kim, Y
    Jeong, SW
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 394 - 399
  • [18] A fast low power embedded cache memory design
    Zhao, XM
    Ye, YZ
    Yu, MY
    Li, XM
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 566 - 569
  • [19] Cache design and exploration for low power embedded systems
    Chakrabarti, C
    CONFERENCE PROCEEDINGS OF THE 2001 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE, 2001, : 135 - 139
  • [20] Custom instruction filter cache synthesis for low-power embedded systems
    Vivekanandarajah, K
    Srikanthan, T
    16TH INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2005, : 151 - 157