Design and Analysis of STTRAM-Based Ternary Content Addressable Memory Cell

被引:10
作者
Govindaraj, Rekha [1 ]
Ghosh, Swaroop [2 ]
机构
[1] Univ S Florida, Comp Sci & Engn Dept, Tampa, FL 33620 USA
[2] Penn State Univ, Sch Elect Engn & Comp Sci, State Coll, PA 16801 USA
基金
美国国家科学基金会;
关键词
Magnetic Tunnel Junction; nano-CAM; NOR topology TCAM; NAND topology TCAM;
D O I
10.1145/3060578
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Content Addressable Memory (CAM) is widely used in applications where searching a specific pattern of data is a major operation. Conventional CAMs suffer from area, power, and speed limitations. We propose Spin-Torque Transfer RAM-based Ternary CAM (TCAM) cells. The proposed NOR-type TCAM cell has a 62.5% (33%) reduction in number of transistor compared to conventional CMOS TCAMs (spintronic TCAMs). We analyzed the sense margin of the proposed TCAM with respect to 16-, 32-, 64-, 128-, and 256-bit word sizes in 22nm predictive technology. Simulations indicated a reliable sense margin of 50mV even at 0.7V supply voltage for 256-bits word. We also explored a selective threshold voltage modulation of transistors to improve the sense margin and tolerate process and voltage variations. The worst-case search latency and sense margin of 256-bit TCAM is found to be 263ps and 220mV, respectively, at 1V supply voltage. The average search power consumed is 13mW, and the search energy is 4.7fJ/bit search. The write time is 4ns, and the write energy is 0.69pJ/bit. We leverage the NOR-type TCAM design to realize a 9T-2 Magnetic Tunnel Junctions NAND-type TCAM cell that has 43.75% less number of transistors than the conventional CMOS TCAM cell. A NAND-type cell can support up to 64-bit words with a maximum sense margin of up to 33mV. We compare the performance metrics of NOR-and NAND-type TCAM cells with other TCAMs in the literature.
引用
收藏
页数:22
相关论文
共 18 条
  • [1] [Anonymous], 2002, Predictive technology model
  • [2] Chen K, 2013, 2013 13TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), P707, DOI 10.1109/NANO.2013.6720805
  • [3] A Scaling Roadmap and Performance Evaluation of In-Plane and Perpendicular MTJ Based STT-MRAMs for High-Density Cache Memory
    Chun, Ki Chul
    Zhao, Hui
    Harms, Jonathan D.
    Kim, Tae-Hyoung
    Wang, Jian-Ping
    Kim, Chris H.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) : 598 - 610
  • [4] Fong X., 2013, Spice models for magnetic tunnel junctions based on monodomain approximation
  • [5] Self-calibration technique for reduction of hold failures in low-power nano-scaled SRAM
    Ghosh, Swaroop
    Mukhopadhyay, Saibal
    Kim, Keejong
    Roy, Kaushik
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 971 - +
  • [6] Govindaraj Rekha, 2012, Progress in VLSI Design and Test. Proceedings 16th International Symposium, VDAT 2012, P317, DOI 10.1007/978-3-642-31494-0_36
  • [7] Govindaraj R, 2015, I SYMPOS LOW POWER E, P309, DOI 10.1109/ISLPED.2015.7273532
  • [8] Pagiamtzis Kostas, 2006, IEEE J SOLID-ST CIRC, V41, P3
  • [9] Junsangsri P., 2012, IEEE GLSVLSI, P311
  • [10] Emerging Trends in Design and Applications of Memory-Based Computing and Content-Addressable Memories
    Karam, Robert
    Puri, Ruchir
    Ghosh, Swaroop
    Bhunia, Swarup
    [J]. PROCEEDINGS OF THE IEEE, 2015, 103 (08) : 1311 - 1330