Vaq-Assisted Low-Power Capacitor-Splitting Switching Scheme for SAR ADCs

被引:2
作者
Wang, Hao [1 ]
机构
[1] Fujian Univ Technol, Sch Elect Elect Engn & Phys, Fuzhou, Peoples R China
关键词
Switching scheme; V-aq-assisted; Common-mode voltage; Capacitor-splitting; SAR ADC; ENERGY-EFFICIENT; REDUCTION; ALGORITHM; ARCHITECTURE;
D O I
10.1007/s00034-022-02097-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel four-level capacitor-splitting switching scheme for successive approximation register analog-to-digital converters is proposed. The fourth reference voltage V-aq, equal to V-REF/4, is introduced during the last bit-cycle to optimize capacitor area and power consumption. So, for a 10-bit SAR ADC, the capacitor area is reduced by 75%, and average switching energy of - 5.4 CVREF2 is achieved, which is 102.11% less than the monotonic switching method. The common-mode voltage remains at V-REF/2 except for the last two bit-cycles. 1% capacitor mismatch leads to root-mean-square (RMS) values of 0.321 LSB for DNL and INL. Inaccuracy of V-CM/V-aq has little effect on the accuracy of the SAR ADC. V-aq control logic is easier to design than those of other reference voltages. As a result, the proposed switching scheme offers a better trade-off between energy efficiency, capacitor saving, common-mode voltage variation, logic complexity, and accuracy. A 0.6-V 10-bit 20 KS/s SAR ADC in 0.18-mu m 1P6M CMOS technology is designed, occupying an area of about 340 x 380 mu m(2). The SAR ADC with Nyquist rate input has ENOB, SNDR, and SFDR values of 9.57 bits, 59.41 dB, and 70.56 dB, respectively. It consumes 35.1 nW, resulting in a figure-of-merit (FoM) of 2.31 fJ/conversion-step.
引用
收藏
页码:6615 / 6631
页数:17
相关论文
共 37 条
  • [31] Variable resolution SAR ADC architecture with 99.6% reduction in switching energy over conventional scheme
    Yao, Jiaojiao
    Zhu, Zhangming
    Wang, Yutao
    Yang, Yintang
    [J]. IEICE ELECTRONICS EXPRESS, 2015, 12 (05):
  • [32] Low-power bottom-plate sampling capacitor-splitting DAC for SAR ADCs
    Yazdani, B.
    Khorami, A.
    Sharifkhani, M.
    [J]. ELECTRONICS LETTERS, 2016, 52 (11) : 913 - 914
  • [33] An Energy-Efficient DAC Switching Method for SAR ADCs
    Yousefi, Tayebeh
    Dabbaghian, Alireza
    Yavari, Mohammad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 41 - 45
  • [34] Low-energy and area-efficient tri-level switching scheme for SAR ADC
    Yuan, C.
    Lam, Y.
    [J]. ELECTRONICS LETTERS, 2012, 48 (09) : 482 - U30
  • [35] High energy-efficient partial floating capacitor array DAC scheme for SAR ADCs
    Zhang, Jin
    Zhu, Zhangming
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 94 (01) : 171 - 175
  • [36] A charge-sharing switching scheme for SAR ADCs in biomedical applications
    Zhang, Yanbo
    Li, Yani
    Zhu, Zhangming
    [J]. MICROELECTRONICS JOURNAL, 2018, 75 : 128 - 136
  • [37] ZHAO J, 2017, ELECTRON LETT, V54, P66, DOI DOI 10.1049/el.2017.3711