A low-power clock generator for system-on-a-chip (SoC) processors

被引:3
|
作者
Fahim, AM [1 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
关键词
D O I
10.1109/ESSCIR.2004.1356701
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-power, low-jitter clock generator for system-on-a-chip (SoC) processors. Low-jitter is achieved by using a ROM-less direct digital synthesizer with analog phase interpolation. Low-power is achieved by using differential and feedback replica bias circuit topologies. A 6-bit resolution prototype is implemented in 0.25um CMOS technology. Results demonstrate that the clock generator's area is 0.12 mm(2) and consumes only 1.5mA of current consumption at 2.5V. In comparison with other similar state-of-the-art implementations, this represents savings of 37.5x and 5.87x in area and power consumption, respectively.
引用
收藏
页码:395 / 398
页数:4
相关论文
共 50 条
  • [41] Low-power SOC design using configurable processors- The non-nuclear option
    Rowen, Chris
    Dixit, Ashish
    Leibson, Steve
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 8 - 13
  • [42] Low-power design for embedded processors
    Moyer, B
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1576 - 1587
  • [43] System-on-a-chip (SoC)-based Hardware Acceleration for Extreme Learning Machine
    Safaei, Amin
    Wu, Q. M. Jonathan
    Yang, Yimin
    Akilan, Thangarajah
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 470 - 473
  • [44] Low-power microcontroller with on-chip self-tuning digital clock-generator for variable-load applications
    Univ of Rome La Sapienza, Rome, Italy
    Proc IEEE Int Conf Comput Des VLSI Comput Process, (476-481):
  • [45] A Low-Swing Crossbar and Link Generator for Low-Power Networks-on-Chip
    Chen, Chia-Hsin Owen
    Park, Sunghyun
    Krishna, Tushar
    Peh, Li-Shiuan
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 779 - 786
  • [46] Low-power System-on-chip Acoustic Localizer
    Li, Shuo
    Yun, Xiao
    Stanacevic, Milutin
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1041 - 1044
  • [47] Quantum Bio-inspired Vision Model on System-on-a-Chip (SoC)
    Loo, Chu Kiong
    Peng, Teh Joo
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2008, 5216 : 408 - 413
  • [48] Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
    Cho, Seung-Il
    Kim, Seong-Kweon
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [49] Vector Bank Based Multimedia Codec System-on-a-Chip (SoC) Design
    Chen, Ruei-Xi
    Zhao, Wei
    Fan, Jeffrey
    Davari, Asad
    2009 10TH INTERNATIONAL SYMPOSIUM ON PERVASIVE SYSTEMS, ALGORITHMS, AND NETWORKS (ISPAN 2009), 2009, : 515 - +
  • [50] System-on-a-chip (SoC)-based hardware acceleration for foreground and background identification
    Safaei, Amin
    Wu, Q. M. Jonathan
    Yang, Yimin
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 2018, 355 (04): : 1888 - 1912