A low-power clock generator for system-on-a-chip (SoC) processors

被引:3
|
作者
Fahim, AM [1 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
关键词
D O I
10.1109/ESSCIR.2004.1356701
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low-power, low-jitter clock generator for system-on-a-chip (SoC) processors. Low-jitter is achieved by using a ROM-less direct digital synthesizer with analog phase interpolation. Low-power is achieved by using differential and feedback replica bias circuit topologies. A 6-bit resolution prototype is implemented in 0.25um CMOS technology. Results demonstrate that the clock generator's area is 0.12 mm(2) and consumes only 1.5mA of current consumption at 2.5V. In comparison with other similar state-of-the-art implementations, this represents savings of 37.5x and 5.87x in area and power consumption, respectively.
引用
收藏
页码:395 / 398
页数:4
相关论文
共 50 条
  • [31] Multidisciplinary Collaboration Methodology for Smart Perception System-on-a-Chip (SoC)
    R. L. Ewing
    H. S. Abdel-Aty-Zohdy
    G. B. Lamont
    Analog Integrated Circuits and Signal Processing, 2001, 28 : 181 - 192
  • [32] A 40-nm low-power WiFi SoC with clock gating and power management strategy
    Su, Han
    Liu, Jianbin
    Jiang, Yanfeng
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (09) : 1633 - 1651
  • [33] Low-Power and Area Efficient N-bit Parallel Processors on a Chip
    Boddu, Vijaya Sree
    Reddy, B. Naresh Kumar
    Kumar, M. Kranthi
    2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,
  • [34] An Innovative Power-Gating Technique for Leakage and Ground Bounce Control in System-on-a-Chip (SOC)
    Chowdhury, Masud H.
    Khaled, Pervez
    Gjanci, Juliana
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2011, 30 (01) : 89 - 105
  • [35] Low-power network-on-chip for high-performance SoC design
    Lee, KM
    Lee, SJ
    Yoo, HJ
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (02) : 148 - 160
  • [36] System-Level Power Management for Low-Power SOC Design
    Zhu Jing-jing
    Lu Feng
    2011 TENTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES), 2011, : 412 - 416
  • [37] Low-Power SoC Design and System Implementation for Medical Applications
    Cheng, Yuhua
    Chen, Hongming
    2013 FIRST INTERNATIONAL SYMPOSIUM ON FUTURE INFORMATION AND COMMUNICATION TECHNOLOGIES FOR UBIQUITOUS HEALTHCARE (UBI-HEALTHTECH), 2013,
  • [38] A Low-Power Network-on-Chip Architecture for Tile-based Chip Multi-Processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 335 - 340
  • [39] A Low-power network-on-chip architecture for tile-based chip multi-processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2016, 18-20-May-2016 : 335 - 340
  • [40] A design methodology for a low-power, temperature-aware SoC developed for medical image processors
    Qi, Zhenyu
    Huang, Wei
    Cabe, Adam
    Wu, Wenqian
    Zhang, Yan
    Rose, Garret
    Stan, Mircea R.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 111 - +