ViP: A Hierarchical Parallel Vision Processor for Hybrid Vision Chip

被引:6
作者
Zheng, Xuemin [1 ,2 ,3 ]
Cheng, Li [1 ,2 ,3 ]
Zhao, Mingxin [1 ,2 ,3 ]
Luo, Qian [1 ,2 ,3 ]
Li, Honglong [1 ,2 ,3 ]
Dou, Runjiang [1 ,2 ,3 ]
Yu, Shuangming [1 ,2 ,3 ]
Wu, Nanjian [1 ,2 ,3 ]
Liu, Liyuan [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Semicond, State Key Lab Superlattices & Microstruct, Beijing 100083, Peoples R China
[2] Chinese Acad Sci, Ctr Excellence Brain Sci & Intelligence Technol, Beijing 100083, Peoples R China
[3] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
Convolution; Parallel processing; Artificial neural networks; Kernel; Reduced instruction set computing; Computer architecture; Hardware; Hierarchical parallel; vision chip; computer vision; neural network;
D O I
10.1109/TCSII.2022.3156945
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the vision chip bridging sensing and processing has been extensively employed in high-speed image processing, owing to its excellent performance, low power consumption, and economical cost. However, there is a dilemma in designing processors to support conventional computer vision algorithms and neural networks since the two algorithms have a non-trivial trade-off in proposing a unified architecture. By analyzing computation properties, we propose a novel hierarchical parallel vision processor (ViP) for hybrid vision chips to accelerate both traditional computer vision (CV) and neural network (NN). The ViP architecture includes three parallelism levels: PE for pixel-centric, computing core (CC) for block, and vision core (VC) for global. PEs contain dedicated computing units and data paths for convolution operations without degrading its flexibility. Each CC is driven by customized SIMD instructions and can be dynamically connected for meeting block parallelism requirements. ViP is fabricated in 65nm CMOS technology and achieves a peak performance of 614.4 GOPS and an energy efficiency of 640 GOPS/W at 200 MHz clock frequency. Notably, several experiments on CV and NN are performed, illustrating an ultra-low latency in executing hybrid algorithms.
引用
收藏
页码:2957 / 2961
页数:5
相关论文
共 50 条
  • [31] Vision chip with electrical fovea motion
    Nakagawa, Y
    Deguchi, J
    Jeoung-Chill, S
    Kurino, H
    Koyanagi, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 1680 - 1684
  • [32] A 1000 fps Vision Chip Based on a Dynamically Reconfigurable Hybrid Architecture Comprising a PE Array Processor and Self-Organizing Map Neural Network
    Shi, Cong
    Yang, Jie
    Han, Ye
    Cao, Zhongxiang
    Qin, Qi
    Liu, Liyuan
    Wu, Nan-Jian
    Wang, Zhihua
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (09) : 2067 - 2082
  • [33] PARALLEL VISION ALGORITHMS USING SPARSE ARRAY REPRESENTATIONS
    SHANKAR, RV
    RANKA, S
    PATTERN RECOGNITION, 1993, 26 (10) : 1511 - 1519
  • [34] A QVGA-SIZE PIXEL-PARALLEL IMAGE PROCESSOR FOR 1,000-FPS VISION
    Komuro, Takashi
    Iwashita, Atsushi
    Ishikawa, Masatoshi
    IEEE MICRO, 2009, 29 (06) : 58 - 67
  • [35] 20, 000-fps Visual Motion Magnification on Pixel-parallel Vision Chip
    He, Junxian
    Zhou, Xichuan
    Lin, Yingcheng
    Sun, Chonglei
    Shi, Cong
    Wu, Nanjian
    Luo, Gang
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [36] High-speed VLSI vision chip and its application
    Ishikawa, M
    24TH INTERNATIONAL CONGRESS ON HIGH-SPEED PHOTOGRAPHY AND PHOTONICS, 2001, 4183 : 1 - 8
  • [37] Generative Adversarial Networks for Parallel Vision
    Wang Kunfeng
    Li Xuan
    Yan Lan
    Wang Fei-Yue
    2017 CHINESE AUTOMATION CONGRESS (CAC), 2017, : 7670 - 7675
  • [38] Column parallel vision system : CPV
    Mukohzaka, N
    Toyoda, H
    Mizuno, S
    Wu, MH
    Nakabo, Y
    Ishikawa, M
    SENSORS AND CAMERA SYSTEMS FOR SCIENTIFIC, INDUSTRIAL, AND DIGITAL PHOTOGRAPHY APPLICATIONS III, 2002, 4669 : 21 - 28
  • [39] CMOS realisation of analogue processor for early vision processing
    Jendernalik, W.
    Jakusz, J.
    Blakiewicz, G.
    Piotrowski, R.
    Szczepanski, S.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2011, 59 (02) : 141 - 147
  • [40] A pyramid-based front-end processor for dynamic vision applications
    Burt, PJ
    PROCEEDINGS OF THE IEEE, 2002, 90 (07) : 1188 - 1200