A power-efficient two-channel time-interleaved ΣΔ modulator for broadband applications

被引:32
作者
Lee, Kye-Shin
Kwon, Sunwoo
Maloberti, Franco
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97005 USA
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
关键词
channel mismatch; effective clock frequency; sigma-delta (Sigma Delta) modulator; signal bandwidth; single integrator channel; time-interleaved (TI);
D O I
10.1109/JSSC.2007.897151
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A two-channel time-interleaved second-order sigma-delta modulator for broadband applications including asymmetrical digital subscriber line (ADSL) is presented. The proposed two-channel Sigma Delta modulator uses a single integrator channel which does not require additional active elements for the quantizer input generation, since the integrator outputs are directly used as the input of the quantizers. As a result, the entire modulator can be implemented using only two op-amps, which is beneficial for both power consumption and area. Furthermore, this architecture is robust to channel mismatch effects and can operate with a simple clocking scheme. The Sigma Delta modulator achieves a dynamic range of 85 dB over a 1.1-MHz signal bandwidth with an effective clock frequency of 132 MHz. The circuit is implemented in 0.18-mu m CMOS technology using metal-insulator-metal capacitors. The total power consumption of the Sigma Delta modulator is 5.4 mW from a 1.8-V supply and occupies an active area of 1.1 mm(2).
引用
收藏
页码:1206 / 1215
页数:10
相关论文
共 20 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   A 25-MS/s 14-b 200-mW ΣΔ modulator in 0.18-μm CMOS [J].
Balmelli, P ;
Huang, QT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) :2161-2169
[3]   A HIGH-RESOLUTION MULTIBIT SIGMA-DELTA MODULATOR WITH INDIVIDUAL-LEVEL AVERAGING [J].
CHEN, F ;
LEUNG, BH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) :453-460
[4]   Highly linear 2.5-V CMOS ΣΔ modulator for ADSL+ [J].
del Río, R ;
de la Rosa, JM ;
Pérez-Verdú, B ;
Delgado-Restituto, M ;
Domínguez-Castro, R ;
Medeiro, F ;
Rodríguez-Vázquez, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :47-62
[5]   A 90-dB SNR 2.5-MHz output-rate ADC using cascaded multibit delta-sigma modulation at 8x oversampling ratio [J].
Fujimori, I ;
Longo, L ;
Hairapetian, A ;
Seiyama, K ;
Kosic, S ;
Cao, J ;
Chan, SL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1820-1828
[6]   A power optimized 14-bit SC ΔΣ modulator for ADSL CO applications [J].
Gaggl, R ;
Inversi, M ;
Wiesbauer, A .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :82-83
[7]   A 64-MHz clock-rate ΣΔ ADC with 88-dB SNDR and-105-dB IM3 distortion at a 1.5-MHz signal frequency [J].
Gupta, SK ;
Fong, V .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1653-1661
[8]   A 14-bit ΔΣ ADC with 8x OSR and 4-MHz conversion bandwidth in a 0.18-μm CMOS process [J].
Jiang, RX ;
Fiez, TS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) :63-74
[9]   Novel topologies for time-interleaved delta-sigma modulators [J].
Kozak, M ;
Kale, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (07) :639-654
[10]   A wideband CMOS sigma-delta modulator with incremental data weighted averaging [J].
Kuo, TH ;
Chen, KD ;
Yeng, HR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) :11-17