Placement Optimization for Yield Improvement of Switched-Capacitor Analog Integrated Circuits

被引:29
作者
Chen, Jwu-E [1 ]
Luo, Pei-Wen [1 ,2 ]
Wey, Chin-Long [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Tao Yuan 32001, Taiwan
[2] Ind Technol Res Inst, Syst On A Chip Technol Ctr, Hsinchu 31040, Taiwan
关键词
Common centroid; mismatch; placement optimization; process variation; spatial correlation; yield estimation;
D O I
10.1109/TCAD.2009.2035587
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Capacitor mismatch can generally result from two sources of error: random mismatch and systematic mismatch. Random mismatch is caused by process variation, while systematic mismatch is mainly due to an asymmetrical layout and processing gradients. A common centroid structure may be used to reduce systematic mismatch errors, but not random mismatch errors. Based on the spatial correlation model, this paper formulates the placement optimization problem of analog circuits using switched-capacitor techniques. A placement with higher correlation coefficients of the unit capacitors results in a higher acceptance rate, or chip yield. This paper proposes a heuristic algorithm that quickly and automatically derives the placement of the unit capacitors with the highest, or near-highest, correlation coefficients for yield improvement. Results show that the resultant placement derived from the proposed algorithm achieves better yield improvement than that from a common centroid approach. The proposed heuristic algorithm can be applied for any arbitrary capacitor ratios, i.e., more than two capacitors.
引用
收藏
页码:313 / 318
页数:6
相关论文
共 9 条
[1]   Analog layout using ALAS! [J].
Bruce, JD ;
Li, HW ;
Dallabetta, MJ ;
Baker, RJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (02) :271-274
[2]   A unified statistical model for inter-die and intra-die process variation [J].
Doh, JS ;
Kim, DW ;
Lee, SH ;
Lee, JB ;
Park, YK ;
Yoo, MH ;
Kong, JT .
SISPAD: 2005 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2005, :131-134
[3]   Evaluation of capacitor ratios in automated accurate common-centroid capacitor arrays [J].
Khalil, DE ;
Dessouky, M ;
Bourguet, V ;
Louerat, MM ;
Cathelin, A ;
Ragai, H .
6th International Symposium on Quality Electronic Design, Proceedings, 2005, :143-147
[4]  
Liu JY, 2008, ASIA S PACIF DES AUT, P748
[5]  
Lou P.-W., 2008, IEEE T COMPUT AID D, V27, P2097
[6]   Analog placement with common centroid constraints [J].
Ma, Qiang ;
Young, Evangeline F. Y. ;
Pun, K. P. .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :579-+
[7]   SYSTEMATIC CAPACITANCE MATCHING ERRORS AND CORRECTIVE LAYOUT PROCEDURES [J].
MCNUTT, MJ ;
LEMARQUIS, S ;
DUNKLEY, JL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (05) :611-616
[8]   Automatic generation of common-centroid capacitor arrays with arbitrary capacitor ratio [J].
Sayed, D ;
Dessouky, M .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, :576-580
[9]   Robust extraction of spatial correlation [J].
Xiong, Jinjun ;
Zolotov, Vladimir ;
He, Lei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (04) :619-631