Assembly, characterization, and reworkability of Pb-free ultra-fine pitch c4s for system-on-package

被引:13
作者
Dang, B. [1 ]
Wright, S. L. [1 ]
Andry, P. S. [1 ]
Tsang, C. K. [1 ]
Patel, C. [1 ]
Polastre, R. [1 ]
Horton, R. [1 ]
Sakuma, K. [1 ]
Webb, B. C. [1 ]
Sprogis, E. [2 ]
Zhang, G. [3 ]
Sharma, A. [1 ]
Knickerbocker, J. U. [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, 1101 Kitchawan Rd, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Essex Jct, VT 05452 USA
[3] Univ Illinois, Urbana, IL 61801 USA
来源
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS | 2007年
关键词
D O I
10.1109/ECTC.2007.373774
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As chip I/O count continues to increase, the C4 bump pitch needs to be further reduced. In this work, a Si-based test carrier was used for characterization of ultra-fine pitch micro C4s. Successful assembly and rework of die with 11,892 micro C4s were demonstrated. The micro C4 contact resistance was measured for various pad geometries. The mechanical shear force was characterized for several variables including contact pad area, pad shape, and shear direction. When joined onto pads with reduced size, the micro C4s were sheared without significant damage. Therefore, a carrier with reduced-size bonding pads can be utilized as a platform for functional test and bum-in followed by chip removal to create know-good-die (KGD). These high I/O KGD can be joined to a multi-chip module, silicon package or stacked to create chip stacks and tested to create known-good-modules (KGM) or known-good-die-stacks (KGDS). This specialized high I/O silicon carrier with full area array, reduced-area bonding pads is also referred to as a temporary chip attachment (TCA) substrate.
引用
收藏
页码:42 / +
页数:3
相关论文
共 9 条
[1]   A CMOS-compatible process for fabricating electrical through-vias in silicon [J].
Andry, P. S. ;
Tsang, C. ;
Sprogis, E. ;
Patel, C. ;
Wright, S. L. ;
Webb, B. C. ;
Buchwalter, L. P. ;
Manzer, D. ;
Horton, R. ;
Polastre, R. ;
Knickerbocker, J. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :831-+
[2]  
[Anonymous], 2005, INT TECHNOLOGY ROADM
[3]   Pb-free micro-joints (50 μm pitch) for the next generation micro-systems:: The fabrication, assembly and characterization [J].
Gan, H. ;
Wright, S. L. ;
Polastre, R. ;
Buchwalter, L. P. ;
Horton, R. ;
Andry, P. S. ;
Patel, C. ;
Tsang, C. ;
Knickerbocker, J. ;
Sprogis, E. ;
Pavlova, A. ;
Kang, S. K. ;
Lee, K. W. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :1210-+
[4]  
IWASAKI T, 2006, P 56 IEEE EL COMP TE, P1215
[5]   System-on-package (SOP) technology, characterization and applications [J].
Knickerbocker, J. U. ;
Andry, P. S. ;
Buchwalter, L. P. ;
Colgan, E. G. ;
Cotte, J. ;
Gan, H. ;
Horton, R. R. ;
Sri-Jayantha, S. M. ;
Magerlein, J. H. ;
Manzer, D. ;
McVicker, G. ;
Patel, C. S. ;
Polastre, R. J. ;
Sprogis, E. S. ;
Tsang, C. K. ;
Webb, B. C. ;
Wright, S. L. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :415-+
[6]   Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection [J].
Knickerbocker, JU ;
Andry, PS ;
Buchwalter, LP ;
Deutsch, A ;
Horton, RR ;
Jenkins, KA ;
Kwark, YH ;
McVicker, G ;
Patel, CS ;
Polastre, RJ ;
Schuster, C ;
Sharma, A ;
Sri-Jayantha, SM ;
Surovic, CW ;
Tsang, CK ;
Webb, BC ;
Wright, SL ;
McKnight, SR ;
Sprogis, EJ ;
Dang, B .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (4-5) :725-753
[7]  
Kripesh V, 2003, EL PACKAG TECH CONF, P732
[8]  
ORII Y, 2006, INT COMMUNICATIONS
[9]   Characterization of micro-bump C4 interconnects for Si-carrier SOP applications [J].
Wright, S. L. ;
Polastre, R. ;
Gan, H. ;
Buchwalter, L. P. ;
Horton, R. ;
Andry, P. S. ;
Sprogis, E. ;
Patel, C. ;
Tsang, C. ;
Knickerbocker, J. ;
Lloyd, J. R. ;
Sharma, A. ;
Sri-Jayantha, M. S. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :633-+