Analysis of the buck converter for scaling the supply voltage of digital circuits

被引:0
作者
Soto, A [1 ]
de Castro, A [1 ]
Alou, P [1 ]
Cobos, JA [1 ]
Uceda, J [1 ]
Lotfi, A [1 ]
机构
[1] Univ Politecn Madrid, Div Ingn Elect, Madrid, Spain
来源
APEC 2003: EIGHTEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2 | 2003年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The energy consumption in mobile systems has become a big challenge that limits high performance and autonomy in mobile systems. The Dynamic Voltage Scaling (DVS) is a recent technique that reduces energy consumption varying dynamically the supply voltage of the system accordingly to the clock frequency. The Buck topology is a good candidate to supply step variations of the output voltage meeting the DVS requirements. In this paper, it is analyzed which is the fastest output voltage evolution that can provide the Buck topology. The minimum time state transition in the Buck converter and its corresponding control law are obtained applying the Maximum Principle or Pontryagin's Principle. Design criteria for the Buck topology are derived from this result. The analysis is extended to a multiphase Buck converter. The minimum time control law is validated in a prototype. The measurements are in good agreement with the theoretical results.
引用
收藏
页码:711 / 717
页数:7
相关论文
共 10 条
[1]   A dynamic voltage scaled microprocessor system [J].
Burd, TD ;
Pering, TA ;
Stratakos, AJ ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1571-1580
[2]  
BURD TD, THESIS U CALIFORNIA
[3]  
BURD TD, P 2000 INT S LAW POW, P9
[4]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[5]  
ENDERLE R, 2001, PLANNING ASSUMPTION
[6]  
MONTICELLI D, P 2002 APPL POW EL C
[7]  
SOTO A, IEEE IND EL C IECON
[8]  
SOTO A, IEEE APPL POW EL C A
[9]  
STRATAKOS A, 1999, THESIS U CALIFORNIA
[10]  
TRUMAN T, 1998, IEEE T COMPUTERS