A Lossless Embedded Compression Using Significant Bit Truncation for HD Video Coding

被引:66
作者
Kim, Jaemoon [1 ]
Kyung, Chong-Min [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
关键词
Embedded compression (EC); lossless compression; memory bandwidth; significant bit truncation (SBT); video coding; IMAGE; ALGORITHM; DESIGN; CODES;
D O I
10.1109/TCSVT.2010.2045923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing the image size of a video sequence aggravates the memory bandwidth problem of a video coding system. Despite many embedded compression (EC) algorithms proposed to overcome this problem, no lossless EC algorithm able to handle high-definition (HD) size video sequences has been proposed thus far. In this paper, a lossless EC algorithm for HD video sequences and related hardware architecture is proposed. The proposed algorithm consists of two steps. The first is a hierarchical prediction method based on pixel averaging and copying. The second step involves significant bit truncation (SBT) which encodes prediction errors in a group with the same number of bits so that the multiple prediction errors are decoded in a clock cycle. The theoretical lower bound of the compression ratio of the SBT coding was also derived. Experimental results have shown a 60% reduction of memory bandwidth on average. Hardware implementation results have shown that a throughput of 14.2 pixels/cycle can be achieved with 36K gates, which is sufficient to handle HD-size video sequences in real time.
引用
收藏
页码:848 / 860
页数:13
相关论文
共 39 条
[1]  
[Anonymous], P INT C DIG TEL
[2]  
[Anonymous], 2004, P NAB BROADC ENG C
[3]  
Chen TC, 2005, I S INTELL SIG PROC, P257
[4]   ARCHITECTURE DESIGN OF HIGH PERFORMANCE EMBEDDED COMPRESSION FOR HIGH DEFINITION VIDEO CODING [J].
Chen, Wei-Yin ;
Ding, Li-Fu ;
Tsung, Pei-Kuei ;
Chen, Liang-Gee .
2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, :825-828
[5]   Multimode Embedded Compression Codec Engine for Power-Aware Video Coding System [J].
Cheng, Chih-Chi ;
Tseng, Po-Chih ;
Chen, Liang-Gee .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (02) :141-150
[6]   RUN-LENGTH ENCODINGS [J].
GOLOMB, SW .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1966, 12 (03) :399-+
[7]   A METHOD FOR THE CONSTRUCTION OF MINIMUM-REDUNDANCY CODES [J].
HUFFMAN, DA .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1952, 40 (09) :1098-1101
[8]  
*ISO IEC, 1999, 144951DOC ISOIEC
[9]   A 256 mW 40 Mbps Full-HD H.264 High-Profile Codec Featuring a Dual-Macroblock Pipeline Architecture in 65 nm CMOS [J].
Iwata, Kenichi ;
Mochizuki, Seiji ;
Kimura, Motoki ;
Shibayama, Tetsuya ;
Izuhara, Fumitaka ;
Ueda, Hiroshi ;
Hosogi, Koji ;
Nakata, Hiroaki ;
Ehama, Masakazu ;
Kengaku, Toru ;
Nakazawa, Takuichiro ;
Watanabe, Hiromi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1184-1191
[10]  
JUNG J, IEEE T CIRC IN PRESS