Quantum ternary parallel adder/subtractor with partially-look-ahead carry

被引:60
作者
Khan, Mozarnmel H. A.
Perkowski, Marek A.
机构
[1] East West Univ, Dept Comp Sci & Engn, Dhaka 1212, Bangladesh
[2] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
arithmetic circuit; logic synthesis; quantum circuit; ternary logic;
D O I
10.1016/j.sysarc.2007.01.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiple-valued quantum circuits are a promising choice for future quantum computing technology since they have several advantages over binary quantum circuits. Binary parallel adder/subtractor is central to the ALU of a classical computer and its quantum counterpart is used in oracles - the most important part that is designed for quantum algorithms. Many NP-hard problems can be solved more efficiently in quantum using Grover algorithm and its modifications when an appropriate oracle is constructed. There is therefore a need to design standard logic blocks to be used in oracles - this is similar to designing standard building blocks for classical computers. In this paper, we propose quantum realization of a ternary full-adder using macro-level ternary Feynman and Toffoli gates built on the top of ion-trap realizable ternary 1-qutrit and Muthukrishnan-Stroud gates. Our realization has several advantages over the previously reported realization. Based on this realization of ternary full-adder we propose realization of a ternary parallel adder with partially-look-ahead carry. We also show the method of using the same circuit as a ternary parallel adder/subtractor. (c) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:453 / 464
页数:12
相关论文
共 50 条
[1]  
[Anonymous], [No title captured], DOI [10.1145/237814.237866, DOI 10.1145/237814.237866]
[2]  
[Anonymous], INT S NEW PAR VLSI C
[3]  
BEAUREGARD S, QUANTPH0301163
[4]   Quantum cryptography with 3-state systems [J].
Bechmann-Pasquinucci, H ;
Peres, A .
PHYSICAL REVIEW LETTERS, 2000, 85 (15) :3313-3316
[5]   LOGICAL REVERSIBILITY OF COMPUTATION [J].
BENNETT, CH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) :525-532
[6]   Quantum key distribution using multilevel encoding -: art. no. 012306 [J].
Bourennane, M ;
Karlsson, A ;
Björk, G .
PHYSICAL REVIEW A, 2001, 64 (01) :5
[7]  
BOYER M, 1996, P PHYSCOMP
[8]   Efficient adder circuits based on a conservative reversible logic gate [J].
Bruce, JW ;
Thornton, MA ;
Shivakumaraiah, L ;
Kokate, PS ;
Li, X .
ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, :83-88
[9]   Optimal eavesdropping in cryptography with three-dimensional quantum states [J].
Bruss, D ;
Macchiavello, C .
PHYSICAL REVIEW LETTERS, 2002, 88 (12) :4
[10]  
BRYLINSKI JL, QUANTPH0108062