Low-power mechanism with power block management

被引:0
作者
Chao, Kuo-Chuan [1 ]
Chen, Kuan-Hung [1 ]
Chu, Yuan-Sun [1 ]
Guo, Jiun-In [2 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a low power mechanism with power block management is proposed to reduce the power consumption in DSP chips. Because the digital signal processing (DSP) chips use many functional units in the data-path to achieve parallel processing, the unnecessary functional units are also executed simultaneously, and they dissipate the power. In the paper, we classify the types of instruction sets based on their data flow in the DSP to generate the control signals which active the necessary units in their data-path. The mechanism is called power block management (PBM). We employ particular guarded circuits in the different situations to avoid the actions of unnecessary functional units so as to reduce the power dissipation. The experimental results show that the power consumption can be saved about 14% at the cost of less than 2.7% area increment.
引用
收藏
页码:2233 / +
页数:2
相关论文
共 7 条
[1]   Power minimization of functional units by partially guarded computation [J].
Choi, J ;
Jeon, J ;
Choi, K .
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, :131-136
[2]  
DOUGHERTY WE, 1999, LOW POW EL DES 1999, V16, P182
[3]  
MONTEIRO JC, 2002, ISLPDE AUG, P21
[4]  
MONTERIRO JC, 2000, FSM DECOMPOSITION DI, P351
[5]  
MONTERIRO JC, 1998, FINITE STATE MACHINE, P758
[6]  
MUNCH M, 2000, DES AUT TEST EUR C E, P624
[7]   Guarded evaluation: Pushing power management to logic synthesis/design [J].
Tiwari, V ;
Malik, S ;
Ashar, P .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (10) :1051-1060