Performance Optimization of Basic Building Blocks using Graphene Nanoribbon FETs

被引:0
作者
Imran, Ale [1 ]
Singh, Ronil Stieven [1 ]
Mishra, Mayank [1 ]
机构
[1] Aligarh Muslim Univ, Zakir Husain Coll Engn & Technol, Aligarh, UP, India
来源
PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES) | 2016年
关键词
Graphene Nanoribbons; Graphene Nanoribbon Field Effect Transistor; Power Delay Product; FIELD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS technology has been the driving force behind tremendous accomplishments obtained in the field of electronics, computing and telecommunications. However there is a rapid need to explore alternative device technologies that could somehow either complement the existing CMOS technology or replace it in order to avoid saturation of Moore's Law. Graphene Nanoribbon Field Effect Transistors (GNRFET) could serve as an alternative since it utilizes the extraordinary properties associated with Graphene. This paper investigates the performance of basic building blocks i.e NAND and NOR gates designed with the help of GNRFETs. The GNRFET's have been optimized in terms of Number of Nanoribbons and Oxide thickness. Results demonstrate that optimized GNRFET based logic circuits outperforms its CMOS counterpart, especially in terms of Power Delay Product at scaled supply voltage.
引用
收藏
页码:430 / 434
页数:5
相关论文
empty
未找到相关数据