A 28GHz Power Amplifier with 23.5 dBm Psat in 65nm SOI CMOS

被引:0
|
作者
Ni, Dongliang [1 ]
Li, Liangfeng [1 ]
Wu, Weijia [1 ]
Huang, Jiwei [1 ]
机构
[1] Fuzhou Univ, Dept Coll Phys & Informat Engn, Fuzhou, Peoples R China
来源
2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021) | 2021年
关键词
SOI CMOS; power amplifier; linearity; coupling line; power combining; TRANSFORMER;
D O I
10.1109/ICICM54364.2021.9660283
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 28GHz two-stage differential power amplifier (PA) with two-way power combining is designed in 65-nm Silicon-On-Insulator (SOI) CMOS technology. Each PA cell is designed for high linearity while maintaining high gain. To provide adequate output power, differential cascode structure is selected for power stage, while the driver stage adopts differential common source topology for boosting the power gain. In the differential circuit, neutralization capacitor is added to compensate the parasitic effect of gate-to-drain capacitor of the transistor to improve the gain, while the inductive degeneration technique is adopted to increases the linearity. The impedance matching networks is implemented by transformers, low loss signal distribution and combining are achieved by coupling line balun. The simulation results demonstrate a 23.5dBm PA saturated output power with 45.7% Power-Added Efficiency (PAE) at 28-GHz, while the 1-dB compression output power (P-1dB) of 21.3 dBm, and gain of 14.5 dB. The layout size of the power amplifier is 0.46 mm(2), and the core area is 0.252 mm(2).
引用
收藏
页码:236 / 239
页数:4
相关论文
共 50 条
  • [41] 60 GHz transmitter circuits in 65nm CMOS
    Valdes-Garcia, Alberto
    Reynolds, Scott
    Plouchart, Jean-Oliver
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 583 - 586
  • [42] A 60 GHz 19.6 dBm Power Amplifier With 18.3% PAE in 40 nm CMOS
    Tseng, Chien-Wei
    Wang, Yu-Jiu
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (02) : 121 - 123
  • [43] 77-110 GHz 65-nm CMOS Power Amplifier Design
    Wu, Kun-Long
    Lai, Kuan-Ting
    Hu, Robert
    Jou, Christina F.
    Niu, Dow-Chih
    Shiao, Yu-Shao
    IEEE TRANSACTIONS ON TERAHERTZ SCIENCE AND TECHNOLOGY, 2014, 4 (03) : 391 - 399
  • [44] A D-Band 28 nm CMOS-Bulk Power Amplifier with 12.8 dBm Output Power and 31.3 GHz 3 dB Bandwidth
    Stadler, Pascal
    Papurcu, Hakan
    Romstadt, Justin
    Pohl, Nils
    2024 IEEE 24TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, SIRF, 2024, : 9 - 12
  • [45] A U-band VCO in 65nm CMOS with 0.44dBm output power
    Lee, Jongsuk
    Shin, Sangho
    Moon, Yong
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 86 - 87
  • [46] A 150 GHz Amplifier With 8 dB Gain and+6 dBm Psat in Digital 65 nm CMOS Using Dummy-Prefilled Microstrip Lines
    Seo, Munkyo
    Jagannathan, Basanth
    Pekarik, John
    Rodwell, Mark J. W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) : 3410 - 3421
  • [47] A 60 GHz power amplifier with Psat of 13.1 dBm, PAE of 11 % and excellent matching in 90 nm CMOS for 60 GHz short-range communication systems
    Lin, Yo-Sheng
    Lin, Hung-Ming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 229 - 239
  • [48] A 60 GHz power amplifier with Psat of 13.1 dBm, PAE of 11 % and excellent matching in 90 nm CMOS for 60 GHz short-range communication systems
    Yo-Sheng Lin
    Hung-Ming Lin
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 229 - 239
  • [49] A Compact 60GHz Power Amplifier using Slow-Wave Transmission Lines in 65nm CMOS
    Larie, Aurelien
    Kerherve, Eric
    Martineau, Baudouin
    Belot, Didier
    2013 8TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2013, : 61 - 64
  • [50] Design of a 2.5 GHz LTE 65-nm CMOS Reconfigurable Power Amplifier for UAV
    Luong, Giap
    Pham, Jean-Marie
    Medrel, Pierre
    Kerherve, Eric
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 253 - 256