SoC architecture synthesis methodology based on high-level IPs

被引:0
作者
Muraoka, M [1 ]
Nishi, H [1 ]
Morizawa, RK [1 ]
Yokota, H [1 ]
Onishi, Y [1 ]
机构
[1] STARC, Yokohama, Kanagawa 2220033, Japan
来源
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | 2004年 / E87A卷 / 12期
关键词
system level design; architecture synthesis; high level IP; CAD;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a sophisticated synthesis methodology for SoC (System-on-Chip) architectures from the system level specification based on reusable high-level IPs named as Virtual Cores (VCores), in this paper. This synthesis methodology generates an initial architecture that consists of a CPU, buses, IPs, peripherals, I/Os and an RTOS (Real Time Operating System), as well as making tradeoffs to the architecture, between hardware and software on assigned software VCores and hardware VCores. The results of an architecture level design experiment, using the proposed methodology, shows that the partial automation of the architecture synthesis process, allied with design reuse, accelerates the architecture design, therefore, reducing the time required to design an architecture of SoC.
引用
收藏
页码:3057 / 3067
页数:11
相关论文
共 25 条
[1]  
[Anonymous], 1994, Journal of Computer Simulation
[2]  
AXELSSON J, 1995, IEEE C FEB
[3]  
Baganne A, 2003, DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, P250
[4]  
BALARIN F, 1997, HARDWARE SOFTWARE CO
[5]   Synthesis of embedded software from synchronous dataflow specifications [J].
Bhattacharyya, SS ;
Murthy, PK ;
Lee, EA .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 21 (02) :151-166
[6]   HARDWARE-SOFTWARE COSYNTHESIS FOR MICROCONTROLLERS [J].
ERNST, R ;
HENKEL, J ;
BENNER, T .
IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (04) :64-75
[7]  
Gajski D.D., 2000, SpecC: Specification Language and Methodology
[8]   Designing with intellectual property [J].
Gorla, G .
IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, :125-132
[9]   HARDWARE-SOFTWARE COSYNTHESIS FOR DIGITAL-SYSTEMS [J].
GUPTA, RK ;
DEMICHELI, G .
IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (03) :29-41
[10]   A test generation method using a compacted test table and a test generation method using a compacted test plan table for RTL data path circuits [J].
Hosokawa, T ;
Date, H ;
Muraoka, M .
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, :328-335