A Test Integration Methodology for 3D Integrated Circuits

被引:22
作者
Chou, Che-Wei [1 ]
Li, Jin-Fu [1 ]
Chen, Ji-Jan [2 ]
Kwai, Ding-Ming [2 ]
Chou, Yung-Fa [2 ]
Wu, Cheng-Wen [2 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli 320, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Lab ICL, Hsinchu 310, Taiwan
来源
2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010) | 2010年
关键词
DESIGN; OPTIMIZATION; CHALLENGES; SILICON;
D O I
10.1109/ATS.2010.71
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The three-dimensional (3D) integration technology using through silicon via (TSV) provides many benefits over the 2D integration technology. Although many different manufacturing technologies for 3D integrated circuits (ICs) have been presented, some challenges should be overcome before the volume production of 3D ICs. One of the challenges is the testing of 3D ICs. This paper proposes test integration interfaces for controlling the design-for-test circuits in the dies of a 3D IC. The test integration interfaces can support the pre-bond, known-good stack, and post-bond tests. The minimum number of required test pads of the proposed test interface for pre-bond test using is only four. Furthermore, the test interface is compatible with the IEEE 1149.1 standard for the board-level testing. Simulation results show that the area overhead of the proposed test interfaces for a 3D IC with two dies in which each die implements the function of ITC'99 b19 benchmark is only about 0.15%.
引用
收藏
页码:377 / 382
页数:6
相关论文
共 24 条
[21]   Scan Chain Design for Three-dimensional Integrated Circuits (3D ICs) [J].
Wu, Xiaoxia ;
Falkenstern, Paul ;
Xie, Yuan .
2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, :208-214
[22]   Test-Access Mechanism Optimization for Core-Based Three-Dimensional SOCs [J].
Wu, Xiaoxia ;
Chen, Yibo ;
Chakrabarty, Krishnendu ;
Xie, Yuan .
2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, :212-+
[23]  
Xie Y., 2006, J EMERG TECHNOL COMP, V2, P65, DOI DOI 10.1145/1148015.1148016
[24]   3-D Data Storage, Power Delivery, and RF/Optical Transceiver-Case Studies of 3-D Integration From System Design Perspectives [J].
Zhang, Tong ;
Micheloni, Rino ;
Zhang, Guoyan ;
Huang, Zhaoran Rena ;
Lu, James Jian-Qiang .
PROCEEDINGS OF THE IEEE, 2009, 97 (01) :161-174