Pipelined Implementation of High Radix Adaptive CORDIC as a coprocessor

被引:0
|
作者
Oza, Saharsh Samir [1 ]
Shah, Ankit Parag [1 ]
Thokala, Tarun [1 ]
David, Sumam [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Elect & Commun Engn, Surathkal, India
关键词
CORDIC; iterative; adaptive; pipelined; coprocessor; ALGORITHM;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The Coordinate Rotational Digital Computer (CORDIC) algorithm allows computation of trigonometric, hyperbolic, natural log and square root functions. This iterative algorithm uses only shift and add operations to converge. Multiple fixed radix variants of the algorithm have been implemented on hardware. These have demonstrated faster convergence at the expense of reduced accuracy. High radix adaptive variants of CORDIC also exist in literature. These allow for faster convergence at the expense of hardware multipliers in the datapath without compromising on the accuracy of the results. This paper proposes a 12 stage deep pipeline architecture to implement a high radix adaptive CORDIC algorithm. It employs floating point multipliers in place of the conventional shift and add architecture of fixed radix CORDIC. This design has been synthesised on a FPGA board to act as a coprocessor. The paper also studies the power, latency and accuracy of this implementation.
引用
收藏
页码:333 / 342
页数:10
相关论文
共 50 条
  • [1] DESIGN OF A PIPELINED RADIX-4 CORDIC PROCESSOR
    BRUGUERA, JD
    ANTELO, E
    ZAPATA, EL
    PARALLEL COMPUTING, 1993, 19 (07) : 729 - 744
  • [2] Pipelined implementation of cordic based QRD-MVDR adaptive beamforming
    Ma, Jun
    Parhi, Keshab K.
    Deprettere, Ed F.
    International Conference on Signal Processing Proceedings, ICSP, 1998, 1 : 514 - 517
  • [3] HCORDIC: A high-radix adaptive CORDIC algorithm
    Elguibaly, F
    Sui, NT
    Rayhan, A
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2000, 25 (04): : 149 - 154
  • [4] Pipelined implementation of cordic based QRD-MVDR adaptive beamforming
    Ma, J
    Parhi, KK
    Deprettere, EF
    ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 514 - 517
  • [5] PIPELINED CORDIC ARCHITECTURE AND ITS IMPLEMENTATION ON SIMULINK
    Rai, Shalini
    Dwivedi, C. K.
    Srivastava, Rajeev
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [6] High-Radix Generalized Hyperbolic CORDIC and Its Hardware Implementation
    Chen, Hui
    Quan, Lianghua
    Chen, Ke
    Liu, Weiqiang
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (03) : 983 - 995
  • [7] ASIC Implementation of High Performance Radix-8 CORDIC Algorithm
    Changela, Ankur
    Zaveri, Mazad
    Lakhlani, Anurag
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 699 - 705
  • [8] Scalable Pipelined CORDIC Architecture Design and Implementation in FPGA
    Adiono, Trio
    Purba, Randy Saut
    2009 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS, VOLS 1 AND 2, 2009, : 628 - 631
  • [9] Implementation of Multiplexers based Pipelined CORDIC for OFDM systems
    Babu, M. Madhu
    Naidu, K. Rama
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1089 - 1093
  • [10] Mixed-Radix and CORDIC Algorithm for Implementation of FFT
    Sarode, Namrata
    Atluri, Rajeev
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1628 - 1634