A CMOS Low-Dropout Regulator With Dominant-Pole Substitution

被引:70
作者
Ho, Marco [1 ,2 ]
Guo, Jianping [3 ,4 ]
Mak, Kai Ho [1 ]
Goh, Wang Ling [5 ]
Bu, Shi [1 ]
Zheng, Yanqi [3 ,4 ]
Tang, Xian [6 ]
Leung, Ka Nang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Hong Kong, Hong Kong, Peoples R China
[2] Chinese Univ Hong Kong, Dept Mech & Automat Engn, Hong Kong, Hong Kong, Peoples R China
[3] Sun Yat Sen Univ, Sch Microelect, Guangzhou 510275, Guangdong, Peoples R China
[4] SYSU CMU Shunde Int Joint Res Inst, Foshan 528300, Peoples R China
[5] Nanyang Technol Univ, Coll Engn, Sch Elect & Elect Engn, Singapore 639798, Singapore
[6] Tsinghua Univ, Grad Sch Shenzhen, Shenzhen 518055, Peoples R China
关键词
Dominant pole; low-dropout regulator (LDO); zero generation; LOW-QUIESCENT CURRENT; LINEAR-REGULATOR; LOW-VOLTAGE; COMPENSATION;
D O I
10.1109/TPEL.2015.2503919
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dominant-pole substitution (DPS) technique for low-dropout regulator (LDO) is proposed in this paper. The DPS technique involves signal-current feedforward and amplification such that an ultralow-frequency zero is generated to cancel the dominant pole of LDO, while a higher frequency pole substitutes in and becomes the new dominant pole. With DPS, the loop bandwidth of the proposed LDO can be significantly extended, while a standard value and large output capacitor for transient purpose can still be used. The resultant LDO benefits from both the fast response time due to the wide loop bandwidth and the large charge reservoir from the output capacitor to achieve the significant enhancement in the dynamic performances. Implemented with a commercial 0.18-mu m CMOS technology, the proposed LDO with DPS is validated to be capable of delivering 100 mA at 1.0-V output from a 1.2-V supply, with current efficiency of 99.86%. Experimental results also show that the error voltage at the output undergoing 100 mA of load transient in 10-ns edge time is about 25mV. Line transient responses reveal that nomore than 20-mV instantaneous changes at the output when the supply voltage swings between 1.2 and 1.8 V in 100 ns. The power-supply rejection ratio at 3 MHz is -47 dB.
引用
收藏
页码:6362 / 6371
页数:10
相关论文
共 19 条
[1]   A transient-enhanced low-quiescent current low-dropout regulator with buffer impedance attenuation [J].
Al-Shyoukh, Mohammad ;
Lee, Hoi ;
Perez, Raul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) :1732-1742
[2]   A frequency compensation scheme for LDO voltage regulators [J].
Chava, CK ;
Silva-Martínez, J .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (06) :1041-1050
[3]   High PSR Low Drop-Out Regulator With Feed-Forward Ripple Cancellation Technique [J].
El-Nozahi, Mohamed ;
Amer, Ahmed ;
Torres, Joselyn ;
Entesari, Kamran ;
Sanchez-Sinencio, Edgar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (03) :565-577
[4]   Reverse Nested Miller Compensation Using Current Buffers in a Three-Stage LDO [J].
Garimella, Annajirao ;
Rashid, M. Wasequr ;
Furth, Paul M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (04) :250-254
[5]   Robust Miller Compensation With Current Amplifiers Applied to LDO Voltage Regulators [J].
Giustolisi, Gianluca ;
Palumbo, Gaetano ;
Spitale, Ester .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) :1880-1893
[6]   Area-efficient linear regulator with ultra-fast load regulation [J].
Hazucha, P ;
Karnik, T ;
Bloechel, BA ;
Parsons, C ;
Finan, D ;
Borkar, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :933-940
[7]   A Low-Power High-PSRR Low-Dropout Regulator With Bulk-Gate Controlled Circuit [J].
Heng, Socheat ;
Pham, Cong-Kha .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (04) :245-249
[8]  
Ho M, 2014, 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), P109, DOI 10.1109/APCCAS.2014.7032731
[9]   A Low-Power Fast-Transient 90-nm Low-Dropout Regulator With Multiple Small-Gain Stages [J].
Ho, Marco ;
Leung, Ka Nang ;
Mak, Ki-Leung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) :2466-2475
[10]   Design of a Low-Voltage Low-Dropout Regulator [J].
Huang, Chung-Hsun ;
Ma, Ying-Ting ;
Liao, Wei-Chen .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) :1308-1313