Sub-1.3 nm amorphous tantalum pentoxide gate dielectrics for damascene metal gate transistors

被引:10
|
作者
Inumiya, S [1 ]
Yagishita, A [1 ]
Saito, T [1 ]
Hotta, M [1 ]
Ozawa, Y [1 ]
Suguro, K [1 ]
Tsunashima, Y [1 ]
Arikado, T [1 ]
机构
[1] Semicond Co, Toshiba Corp, Microelect Engn Lab, Isogu Ku, Yokohama, Kanagawa 2358522, Japan
关键词
tantalum pentoxide; amorphous; gate dielectrics; damascene gate; surface morphology; interface state density; chemical vapor deposition; incubation time; equivalent oxide thickness;
D O I
10.1143/JJAP.39.2087
中图分类号
O59 [应用物理学];
学科分类号
摘要
The formation process of amorphous tantalum pentoxide (Ta2O5) gate dielectrics was developed for sub-0.1 mu m damascene metal gate transistors. Ta2O5 film deposition at high temperature (550 degrees C) on ultrathin (1 nm) oxynitride interface layer improves the surface morphology and decreases the carbon contamination in films. Elimination of post-deposition annealing suppresses the increase of interface layer thickness, and hence, ultrathin equivalent oxide thickness is obtained and good interface characteristics are maintained. The relative dielectric constant of this high-temperature as-deposited film is 26.5 and leakage current reduction of more than two orders of magnitude, compared to that in the case of silicon oxide, is obtained in die sub-2 nm region. A high-performance 90 nm transistor was successfully realized, by applying amorphous Ta2O5 gate dielectrics to damascene metal gate transistor processes. This was due to absence of gate depletion, ultrathin gate dielectrics and excellent interface properties.
引用
收藏
页码:2087 / 2093
页数:7
相关论文
共 50 条
  • [41] A comparative study of amorphous InGaZnO thin-film transistors with HfOxNy and HfO2 gate dielectrics
    Zou, Xiao
    Fang, Guojia
    Yuan, Longyan
    Tong, Xingsheng
    Zhao, Xingzhong
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (05)
  • [42] Low-Standby-Power Complementary Metal-Oxide-Semiconductor Transistors with TiN Single Gate on 1.8 nm Gate Oxide
    Saito, Tomohiro
    Sekine, Katsuyuki
    Matsuo, Kouji
    Nakajima, Kazuaki
    Suguro, Kyoichi
    Tsunashima, Yoshitaka
    2003, Japan Society of Applied Physics (42):
  • [43] Low-standby-power complementary metal-oxide-semiconductor transistors with TiN single gate on 1.8 nm gate oxide
    Saito, T
    Sekine, K
    Matsuo, K
    Nakajima, K
    Suguro, K
    Tsunashima, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2003, 42 (10A): : L1130 - L1132
  • [44] Device performance of sub-50 nm CMOS with ultra-thin plasma nitrided gate dielectrics
    Inaba, S
    Shimizu, T
    Mori, S
    Sekine, K
    Saki, K
    Suto, H
    Fukui, H
    Nagamine, M
    Fujiwara, M
    Yamamoto, T
    Takayanagi, M
    Mizushima, I
    Okano, K
    Matsuda, S
    Oyamatsu, H
    Tsunashima, Y
    Yamada, S
    Toyoshima, Y
    Ishiuchi, H
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 651 - 654
  • [45] A quantum mechanical model of gate leakage current for scaled NMOS transistors with ultra-thin high-K dielectrics and metal gate electrodes
    Zhang, Yanli
    Jin, Zhian
    Wang, Gan
    Liyanage, Luckshitha S.
    White, Marvin H.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 80 - 81
  • [46] Self-Assembly of Pentacene on Sub-nm Scale Surface Roughness-Controlled Gate Dielectrics
    Pei, Mingyuan
    Ko, Joong Se
    Shin, Hwanho
    Cho, Minsang
    Baek, Jimin
    Kim, Gyudong
    Youk, Ji Ho
    Yang, Hoichang
    MACROMOLECULAR RESEARCH, 2018, 26 (10) : 942 - 949
  • [47] Rapid thermal processing of high dielectric constant gate dielectrics for sub 70 nm silicon CMOS technology
    Fakhruddin, M
    Singh, R
    Poole, KF
    Kar, S
    10TH IEEE INTERNATIONAL CONFERENCE ON ADVANCED THERMAL PROCESSING OF SEMICONDUCTORS - RTP 2002, 2002, : 89 - 91
  • [48] High-κ gate dielectrics with ultra-low leakage current for sub-45 nm CMOS
    Venkateshan, A.
    Singh, R.
    Poole, K. F.
    Harriss, J.
    Senter, H.
    Teague, R.
    Narayan, J.
    ELECTRONICS LETTERS, 2007, 43 (21) : 1130 - 1132
  • [49] Self-Assembly of Pentacene on Sub-nm Scale Surface Roughness-Controlled Gate Dielectrics
    Mingyuan Pei
    Joong Se Ko
    Hwanho Shin
    Minsang Cho
    Jimin Baek
    Gyudong Kim
    Ji Ho Youk
    Hoichang Yang
    Macromolecular Research, 2018, 26 : 942 - 949
  • [50] Sub-10 nm Gate Length Graphene Transistors: Operating at Terahertz Frequencies with Current Saturation
    Jiaxin Zheng
    Lu Wang
    Ruge Quhe
    Qihang Liu
    Hong Li
    Dapeng Yu
    Wai-Ning Mei
    Junjie Shi
    Zhengxiang Gao
    Jing Lu
    Scientific Reports, 3