Sub-1.3 nm amorphous tantalum pentoxide gate dielectrics for damascene metal gate transistors

被引:10
|
作者
Inumiya, S [1 ]
Yagishita, A [1 ]
Saito, T [1 ]
Hotta, M [1 ]
Ozawa, Y [1 ]
Suguro, K [1 ]
Tsunashima, Y [1 ]
Arikado, T [1 ]
机构
[1] Semicond Co, Toshiba Corp, Microelect Engn Lab, Isogu Ku, Yokohama, Kanagawa 2358522, Japan
关键词
tantalum pentoxide; amorphous; gate dielectrics; damascene gate; surface morphology; interface state density; chemical vapor deposition; incubation time; equivalent oxide thickness;
D O I
10.1143/JJAP.39.2087
中图分类号
O59 [应用物理学];
学科分类号
摘要
The formation process of amorphous tantalum pentoxide (Ta2O5) gate dielectrics was developed for sub-0.1 mu m damascene metal gate transistors. Ta2O5 film deposition at high temperature (550 degrees C) on ultrathin (1 nm) oxynitride interface layer improves the surface morphology and decreases the carbon contamination in films. Elimination of post-deposition annealing suppresses the increase of interface layer thickness, and hence, ultrathin equivalent oxide thickness is obtained and good interface characteristics are maintained. The relative dielectric constant of this high-temperature as-deposited film is 26.5 and leakage current reduction of more than two orders of magnitude, compared to that in the case of silicon oxide, is obtained in die sub-2 nm region. A high-performance 90 nm transistor was successfully realized, by applying amorphous Ta2O5 gate dielectrics to damascene metal gate transistor processes. This was due to absence of gate depletion, ultrathin gate dielectrics and excellent interface properties.
引用
收藏
页码:2087 / 2093
页数:7
相关论文
共 50 条
  • [31] Electron Transport Behavior on Gate Length Scaling in Sub-50 nm GaAs Metal Semiconductor Field Effect Transistors
    Han, Jaeheon
    PHYSICS OF SEMICONDUCTORS: 30TH INTERNATIONAL CONFERENCE ON THE PHYSICS OF SEMICONDUCTORS, 2011, 1399
  • [32] Experimental determination of the channel backscattering coefficient on 10-70 nm-metal-gate, Double-Gate transistors
    Barral, Vincent
    Poiroux, T.
    Vinet, M.
    Widiez, J.
    Previtali, B.
    Grosgeorges, P.
    Le Carval, G.
    Barraud, S.
    Autran, J. L.
    Munteanu, D.
    Deleonibus, S.
    SOLID-STATE ELECTRONICS, 2007, 51 (04) : 537 - 542
  • [33] Electron Transport Behavior on Gate Length Scaling in Sub-50-nm GaAs Metal Semiconductor Field Effect Transistors
    Han, Jaeheon
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 58 (05) : 1343 - 1346
  • [34] Effect of fringing capacitances in sub 100 nm MOSFET's with high-K gate dielectrics
    Mohapatra, NR
    Dutta, A
    Desai, MP
    Rao, VR
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 479 - 482
  • [35] The insight and evaluation of ultra-scaled sub-1 nm gate length transistors
    Tian, He
    Shen, Yang
    Yan, Zhaoyi
    Liu, Yanming
    Wu, Fan
    Ren, Tian-Ling
    MICROELECTRONIC ENGINEERING, 2023, 273
  • [36] Optimization of sub 3 nm gate dielectrics grown by rapid thermal oxidation in a nitric oxide ambient
    Kumar, K
    Chou, AI
    Lin, C
    Choudhury, P
    Lee, JC
    Lowell, JK
    APPLIED PHYSICS LETTERS, 1997, 70 (03) : 384 - 386
  • [37] Can Carbon Nanotube Transistors Be Scaled Down to the Sub-5 nm Gate Length?
    Xu, Lin
    Yang, Jie
    Qiu, Chenguang
    Liu, Shiqi
    Zhou, Weijun
    Li, Qiuhui
    Shi, Bowen
    Ma, Jiachen
    Yang, Chen
    Lu, Jing
    Zhang, Zhiyong
    ACS APPLIED MATERIALS & INTERFACES, 2021, 13 (27) : 31957 - 31967
  • [38] Characteristics of different structure sub-100nm MOSFETs with high-k gate dielectrics
    Liu, XY
    Lou, SZ
    Xia, ZL
    Guo, DC
    Zhu, HW
    Kang, JF
    Han, RQ
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 333 - 336
  • [39] Gate workfunction engineering in bulk FinFETs for sub-50-nm DRAM cell transistors
    Park, Ki-Heung
    Lee, Jong-Ho
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (02) : 148 - 150
  • [40] Bonded planar double-metal-gate NMOS transistors down to 10 nm
    Vinet, M
    Poiroux, T
    Widiez, J
    Lolivier, J
    Previtali, B
    Vizioz, C
    Guillaumot, B
    Le Tiec, Y
    Besson, P
    Biasse, B
    Allain, E
    Cassé, A
    Lafond, D
    Hartmann, JM
    Morand, Y
    Chiaroni, J
    Deleonibus, S
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (05) : 317 - 319