Sub-1.3 nm amorphous tantalum pentoxide gate dielectrics for damascene metal gate transistors

被引:10
|
作者
Inumiya, S [1 ]
Yagishita, A [1 ]
Saito, T [1 ]
Hotta, M [1 ]
Ozawa, Y [1 ]
Suguro, K [1 ]
Tsunashima, Y [1 ]
Arikado, T [1 ]
机构
[1] Semicond Co, Toshiba Corp, Microelect Engn Lab, Isogu Ku, Yokohama, Kanagawa 2358522, Japan
关键词
tantalum pentoxide; amorphous; gate dielectrics; damascene gate; surface morphology; interface state density; chemical vapor deposition; incubation time; equivalent oxide thickness;
D O I
10.1143/JJAP.39.2087
中图分类号
O59 [应用物理学];
学科分类号
摘要
The formation process of amorphous tantalum pentoxide (Ta2O5) gate dielectrics was developed for sub-0.1 mu m damascene metal gate transistors. Ta2O5 film deposition at high temperature (550 degrees C) on ultrathin (1 nm) oxynitride interface layer improves the surface morphology and decreases the carbon contamination in films. Elimination of post-deposition annealing suppresses the increase of interface layer thickness, and hence, ultrathin equivalent oxide thickness is obtained and good interface characteristics are maintained. The relative dielectric constant of this high-temperature as-deposited film is 26.5 and leakage current reduction of more than two orders of magnitude, compared to that in the case of silicon oxide, is obtained in die sub-2 nm region. A high-performance 90 nm transistor was successfully realized, by applying amorphous Ta2O5 gate dielectrics to damascene metal gate transistor processes. This was due to absence of gate depletion, ultrathin gate dielectrics and excellent interface properties.
引用
收藏
页码:2087 / 2093
页数:7
相关论文
共 50 条
  • [21] Vertical MoS2 transistors with sub-1-nm gate lengths
    Fan Wu
    He Tian
    Yang Shen
    Zhan Hou
    Jie Ren
    Guangyang Gou
    Yabin Sun
    Yi Yang
    Tian-Ling Ren
    Nature, 2022, 603 : 259 - 264
  • [22] Sub-5 nm Gate Length Selenium Nanowire Transistors: Implications for Nanoelectronics
    Li, Qiang
    Tan, Xingyi
    Yang, Yongming
    ACS APPLIED NANO MATERIALS, 2023, 6 (05) : 4067 - 4077
  • [23] Sub-5 nm Gate Length Monolayer MoTe2 Transistors
    Li, Qiang
    Yang, Jie
    Li, Qiuhui
    Liu, Shiqi
    Xu, Linqiang
    Yang, Chen
    Xu, Lin
    Li, Ying
    Sun, Xiaotian
    Yang, Jinbo
    Lu, Jing
    JOURNAL OF PHYSICAL CHEMISTRY C, 2021, 125 (35): : 19394 - 19404
  • [24] Sub-100 nm CMOS circuit performance with high-K gate dielectrics
    Mohapatra, NR
    Dutta, A
    Sridhar, G
    Desai, MP
    Rao, VR
    MICROELECTRONICS RELIABILITY, 2001, 41 (07) : 1045 - 1048
  • [25] Vertical MoS2 transistors with sub-1-nm gate lengths
    Wu, Fan
    Tian, He
    Shen, Yang
    Hou, Zhan
    Ren, Jie
    Gou, Guangyang
    Sun, Yabin
    Yang, Yi
    Ren, Tian-Ling
    NATURE, 2022, 603 (7900) : 259 - +
  • [26] Sub-100 nm Self-Aligned Top-Gate Amorphous InGaZnO Thin-Film Transistors With Gate Insulator of 4 nm Atomic-Layer-Deposited AlOx
    Zhang, Yuqing
    Li, Jiye
    Li, Jinxiong
    Huang, Tengyan
    Guan, Yuhang
    Zhang, Yuhan
    Yang, Huan
    Chan, Mansun
    Wang, Xinwei
    Lu, Lei
    Zhang, Shengdong
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (03) : 444 - 447
  • [27] 75nm damascene metal gate and High-k integration for advanced CMOS devices
    Guillaumot, B
    Garros, X
    Lime, F
    Oshima, K
    Tavel, B
    Chroboczek, JA
    Masson, P
    Truche, R
    Papon, AM
    Martin, F
    Damlencourt, JF
    Maitrejean, S
    Rivoire, M
    Leroux, C
    Cristoloveanu, S
    Ghibaudo, G
    Autran, JL
    Skotnicki, T
    Deleonibus, S
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 355 - 358
  • [28] Functional impact of gate dielectrics in emerging metal halide perovskite field-effect transistors
    Nketia-Yawson, Vivian
    Nketia-Yawson, Benjamin
    Jo, Jea Woong
    MATERIALS TODAY PHYSICS, 2024, 45
  • [29] Cleaning of metal gate stacks for the sub-90 nm technology node
    Snow, J
    Kraus, H
    Vermeyen, K
    Fyen, W
    Mertens, PW
    Kovacs, F
    CLEANING TECHNOLOGY IN SEMICONDUCTOR DEVICE MANUFACTURING VIII, 2004, 2003 (26): : 393 - 399
  • [30] Determination of time to breakdown of 0.8-1.2 nm EOT HfSiON gate dielectrics with poly-Si and metal gate electrodes
    Inumiya, Seiji
    Torii, Kazuyoshi
    Nara, Yasuo
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 184 - +