Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
[41]   A Low-Power Compressive Sampling Time-Based Analog-to-Digital Converter [J].
Yenduri, Praveen K. ;
Rocca, Aaron Z. ;
Rao, Aswin S. ;
Naraghi, Shahrzad ;
Flynn, Michael P. ;
Gilbert, Anna C. .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (03) :502-515
[42]   A 2.4 GHz Low-Power Sixth-Order RF Bandpass ΔΣ Converter in CMOS [J].
Ryckaert, Julien ;
Borremans, Jonathan ;
Verbruggen, Bob ;
Bos, Lynn ;
Armiento, Costantino ;
Craninckx, Jan ;
Van der Plas, Geert .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) :2873-2880
[43]   A Low-Power Delta-Sigma Capacitance-to-Digital Converter for Capacitive Sensors [J].
Wei, Rongshan ;
Wang, Wanjin ;
Xiao, Xiaoxia ;
Chen, Qunchao .
IEEE ACCESS, 2019, 7 :78281-78288
[44]   A low-power inverter-based ΣΔ analog-to-digital converter for audio applications [J].
Liu XiaoPeng ;
Han Yan ;
Han XiaoXia ;
Luo Hao ;
Cheung, Ray C. C. ;
Cao TianLin .
SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) :1-10
[45]   A low-power inverter-based Σ△ analog-to-digital converter for audio applications [J].
LIU XiaoPeng ;
HAN Yan ;
HAN XiaoXia ;
LUO Hao ;
Ray C C CHEUNG ;
CAO TianLin .
Science China(Information Sciences), 2014, 57 (04) :218-227
[46]   A Low-Power Multiplier Using an Efficient Single-Supply Voltage Level Converter [J].
Moghaddam, Majid ;
Moaiyeri, Mohammad Hossein ;
Eshghi, Mohammad ;
Jalali, Ali .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (08)
[47]   Low-power successive approximation converter with 0.5 V supply in 90 nm CMOS [J].
Gambini, Simone ;
Rabaey, Jan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) :2348-2356
[48]   A sequential triggering technique in cascaded current source for low power 12-b D/A converter [J].
Cui, Zhi-Yuan ;
Choi, Ho-Yong ;
Cho, Tae-Won ;
Kim, Nam-Soo .
MICROELECTRONICS INTERNATIONAL, 2011, 28 (01) :4-7
[49]   An Ultra-Low Power Charge Redistribution Successive Approximation Register A/D Converter for Biomedical Applications [J].
Koppa, Santosh ;
Mohandesi, Manouchehr ;
John, Eugene .
JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (04) :385-393
[50]   An ultra low-power low-voltage switched-comparator successive approximation analog to digital converter [J].
Valaee, Ali ;
Maymandi-nejad, Mohammad .
IEICE ELECTRONICS EXPRESS, 2009, 6 (15) :1098-1104