Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [21] A linear-approximation technique for digitally-calibrated pipelined A/D converters
    Shen, DL
    Lee, TC
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1382 - 1385
  • [22] A High Speed Fully Differential Dynamic Comparator For Use In Pipelined A/D Converters
    Khan, Md Noorullah
    Othman, Gabar
    Saheb, Haneef
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 1334 - 1336
  • [23] A low-power low-offset dynamic comparator for analog to digital converters
    Hassanpourghadi, Mohsen
    Zamani, Milad
    Sharifkhani, Mohammad
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (02) : 256 - 262
  • [24] Zero-Crossing-Based Ultra-Low-Power A/D Converters
    Lee, Hae-Seung
    Brooks, Lane
    Sodini, Charles G.
    [J]. PROCEEDINGS OF THE IEEE, 2010, 98 (02) : 315 - 332
  • [25] Low-power 2-D fully integrated CMOS fluxgate magnetometer
    Drljaca, PM
    Kejik, P
    Vincent, F
    Piguet, D
    Popovic, RS
    [J]. IEEE SENSORS JOURNAL, 2005, 5 (05) : 909 - 915
  • [26] Low-power 4-bit flash analogue to digital converter for ranging applications
    Torfs, G.
    Li, Z.
    Bauwelinck, J.
    Yin, X.
    Van der Plas, G.
    Vandewege, J.
    [J]. ELECTRONICS LETTERS, 2011, 47 (01) : 20 - 21
  • [27] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [28] Low Power, Variable Resolution Pipelined Analog to Digital Converter with Sub Flash Architecture
    Adimulam, Mahesh Kumar
    Movva, Krishna Kumar
    Veeramachaneni, Sreehari
    Muthukrishnan, N. Moorthy
    Srinivas, M. B.
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 204 - 207
  • [29] Design of a low-power Digital-to-Pulse Converter (DPC) for in-memory-computing applications
    Humood, Khaled
    Pan, Yihan
    Wang, Shiwei
    Serb, Alexander
    Prodromakis, Themis
    [J]. MICROELECTRONICS JOURNAL, 2024, 153
  • [30] Double Logarithmic Arithmetic Technique for Low-Power 3-D Graphics Applications
    Ellaithy, Dina M.
    El-Moursy, Magdy A.
    Ibrahim, Ghada H.
    Zaki, Amal
    Zekry, Abdelhalim
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2144 - 2152