Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
|
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [1] Multilevel Power Optimization of Pipelined A/D Converters
    Kim, Jintae
    Limotyrakis, Sotirios
    Yang, Chih-Kong Ken
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 832 - 845
  • [2] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256
  • [3] A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter
    Mesgarani, Ali
    Tekin, Ahmet
    Ay, Suat U.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [4] Low-power C-R hybrid D/A conversion network for SAR A/D converter
    Tong, X. Y.
    Li, F. X.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (01) : 159 - 162
  • [5] Low-power Architecture for A 6-bit 1.6GS/s Flash A/D Converter
    Kim, Jinwoo
    Kim, Moo-Young
    Lee, Ho-Kyu
    Jung, Inhwa
    Kim, Chulwoo
    2009 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2009, : 39 - 40
  • [6] A new successive approximation architecture for low-power low-cost CMOS A/D converter
    Lin, CS
    Liu, BD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 54 - 62
  • [7] Architectural Exploration and Design of Time-Interleaved SAR Arrays for Low-Power and High Speed A/D Converters
    Saponara, Sergio
    Nuzzo, Pierluigi
    Nani, Claudio
    Van der Plas, Geert
    Fanucci, Luca
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 843 - 851
  • [8] A compact low-power algorithmic A/D converter implemented on a large scale FPAA chip
    Wang, Tzu-Yun
    Peng, Sheng-Yu
    Hasler, Jennifer
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 94 (01) : 65 - 74
  • [9] Low power 9-bit pipelined A/D and 8-bit self-calibrated D/A converters for a DSP system
    Wawryn, K.
    Suszynski, R.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2013, 61 (04) : 979 - 988
  • [10] A Low-Power Capacitive Charge Pump Based Pipelined ADC
    Ahmed, Imran
    Mulder, Jan
    Johns, David A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1016 - 1027