Design and Characteristics of Digital Locked Loops

被引:0
|
作者
Sebesta, Jiri [1 ]
机构
[1] Brno Univ Technol, Dept Radio Elect, Brno 61200, Czech Republic
来源
SENSORS, SIGNALS, VISUALIZATION, IMAGING, SIMULATION AND MATERIALS | 2009年
关键词
Coherent receiver; Software defined radio; Carrier synchronization; Symbol timing; Locked loop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Locked loop plays an important role in establishing coherent reference (phase of carrier and symbol timing) in coherent receiver or other regulation systems. Fully digital receiver including digital carrier synchronizer and symbol timing synchronizer fulfils the conditions for the universal multi-mode communication receiver. Afterwards it is necessary to realize both lock loops (phase and symbol timing loops) in synchronizer as digital circuits. Well known characteristics of analog form of loops offer an elegant solution of digital loop design based on the analog template. An analysis of discrete phase locked loop (DPLL) or discrete delay locked loop (DDLL) and methods to determine their characteristics based on analog template are performed in this paper. There are derived transfer responses and error function for the 1(st) order and 2(nd) order digital loops with closed-form expressions. Two ways and equations for the loop filter parameters setting for the 2(nd) order DPLL is presented too. There is shown that the spectrum translation due to sampling process takes indispensable effects in the loop frequency response for specific values of loop parameters.
引用
收藏
页码:191 / 194
页数:4
相关论文
共 50 条
  • [31] NONLINEAR DYNAMICS OF DIGITAL PHASE-LOCKED LOOPS WITH DELAY
    VIEIRA, MD
    LICHTENBERG, AJ
    LIEBERMAN, MA
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 1994, 4 (03): : 715 - 726
  • [32] CLASS OF ALL DIGITAL PHASE LOCKED LOOPS - MODELING AND ANALYSIS
    REDDY, CP
    GUPTA, SC
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1973, IE20 (04): : 239 - 251
  • [33] Digital phase-locked loops tracked by a relay sensor
    INRIA Rocquencourt, Domaine de Voluceau, 78153 Le Chesnay cedex, France
    不详
    IEEE Trans Commun, 5 (667-669):
  • [34] A MODEL FOR DIGITAL PHASE-LOCKED LOOPS AT LOW SNR
    BENTAYEB, S
    MARAL, G
    ANNALES DES TELECOMMUNICATIONS-ANNALS OF TELECOMMUNICATIONS, 1986, 41 (3-4): : 133 - 146
  • [35] QUASI-OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    POLK, DR
    GUPTA, SC
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1973, CO21 (01) : 75 - 82
  • [36] Self-calibration of digital phase-locked loops
    Veillette, BR
    Roberts, GW
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 49 - 52
  • [37] DIGITAL PHASE-LOCKED LOOPS MOVE INTO ANALOG TERRITORY
    GREER, WT
    KEAN, B
    ELECTRONIC DESIGN, 1982, 30 (07) : 95 - 100
  • [38] NONLINEAR BEHAVIORS OF GEAR SHIFTING DIGITAL PHASE LOCKED LOOPS
    Chen, Xi
    Ling, Bingo Wing-Kuen
    Sun, Li-Min
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2012, 22 (08):
  • [39] HYBRID CASCADING OF ANALOG AND DIGITAL PHASE-LOCKED LOOPS
    BHATTACHARYA, AK
    MAJUMDAR, T
    RAY, SK
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 1978, 16 (10) : 911 - 920
  • [40] Digital Phase-Locked Loops: Exploring Different Boundaries
    Zhang, Yuncheng
    Xu, Dingxin
    Okada, Kenichi
    IEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY, 2024, 4 : 176 - 192