Design and Characteristics of Digital Locked Loops

被引:0
|
作者
Sebesta, Jiri [1 ]
机构
[1] Brno Univ Technol, Dept Radio Elect, Brno 61200, Czech Republic
来源
SENSORS, SIGNALS, VISUALIZATION, IMAGING, SIMULATION AND MATERIALS | 2009年
关键词
Coherent receiver; Software defined radio; Carrier synchronization; Symbol timing; Locked loop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Locked loop plays an important role in establishing coherent reference (phase of carrier and symbol timing) in coherent receiver or other regulation systems. Fully digital receiver including digital carrier synchronizer and symbol timing synchronizer fulfils the conditions for the universal multi-mode communication receiver. Afterwards it is necessary to realize both lock loops (phase and symbol timing loops) in synchronizer as digital circuits. Well known characteristics of analog form of loops offer an elegant solution of digital loop design based on the analog template. An analysis of discrete phase locked loop (DPLL) or discrete delay locked loop (DDLL) and methods to determine their characteristics based on analog template are performed in this paper. There are derived transfer responses and error function for the 1(st) order and 2(nd) order digital loops with closed-form expressions. Two ways and equations for the loop filter parameters setting for the 2(nd) order DPLL is presented too. There is shown that the spectrum translation due to sampling process takes indispensable effects in the loop frequency response for specific values of loop parameters.
引用
收藏
页码:191 / 194
页数:4
相关论文
共 50 条
  • [1] Design of Synthesizable Digital Phase Locked Loops
    Zhang Y.
    Okada K.
    IPSJ Transactions on System LSI Design Methodology, 2024, 17 : 44 - 54
  • [2] EXPERIMENTAL CHARACTERISTICS OF DIGITAL PHASE LOCKED LOOPS WITH NOISE
    SUGIHARTONO
    MARAL, G
    ANNALES DES TELECOMMUNICATIONS-ANNALS OF TELECOMMUNICATIONS, 1988, 43 (9-10): : 548 - 560
  • [3] DESIGN OF TYPE 2 DIGITAL PHASE-LOCKED LOOPS
    ATKINSON, P
    ALLEN, AJ
    RADIO AND ELECTRONIC ENGINEER, 1975, 45 (11): : 657 - 666
  • [4] Design of phase-locked loops for digital signal processors
    Leonov, Gennadii
    Seledzhi, Svetlana
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2005, 1 (04): : 779 - 789
  • [5] Digital Phase-Locked Loops
    Levantino, Salvatore
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [6] DIGITAL PHASE-LOCKED LOOPS
    不详
    HEWLETT-PACKARD JOURNAL, 1987, 38 (10): : 15 - 15
  • [7] A hardened-by-design technique for RF digital phase-locked loops
    Loveless, T. D.
    Massengill, L. W.
    Bhuva, B. L.
    Holman, W. T.
    Witulski, A. F.
    Boulghassoul, Y.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3432 - 3438
  • [8] A Digital BIST for Phase-Locked Loops
    Sliech, Kevin
    Margala, Martin
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 134 - 142
  • [9] Advanced Digital Phase-Locked Loops
    Levantino, Salvatore
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [10] ON OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    GUPTA, SC
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1968, CO16 (02): : 340 - &