A Low Power Comparator Design for Analog-to-Digital Converter Using MTSCStack and DTTS Techniques

被引:0
作者
Krishnan, Pragash Mayar [1 ]
Mustaffa, Mohd Tafir [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Engn Campus, Nibong Tebal 14300, Pulau Pinang, Malaysia
来源
9TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING AND POWER APPLICATIONS: EMPOWERING RESEARCH AND INNOVATION | 2017年 / 398卷
关键词
MTSCStack; DTTS; Stacking; Dual threshold; Comparator; Low power;
D O I
10.1007/978-981-10-1721-6_5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a low power comparator using Multi Threshold Super Cut-off Stack (MTSCStack) and Dual Threshold Transistor Stacking (DTTS) techniques using a 130 nm CMOS process technology. MTSCStack is proposed in order to decrease the leakage power in active mode and retaining the logic state of the comparator during the idle state. On the other hand, DTSS is proposed to decrease the leakage current with less impact on the delay. Based on the results, the total power consumption especially dynamic power has been reduced significantly by decreasing the VDD of the comparator. The static power and dynamic power of the post-layout proposed comparator is 797 pW and 17.55 mu W respectively with delay of 1.08 ns.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [41] A Low Voltage Low Power and High Speed Binary Search Analog to Digital Converter
    Badawy, Ahmed
    Hegazi, Emad
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 280 - 283
  • [42] Design of Resistor String Digital to Analog Converter using nano Dimensional MOS Transistor for Low Power and High Speed Circuit Application
    Bari, Surajit
    De, Debashis
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 380 - 382
  • [43] A new design methodology of low power asynchronous comparator
    Jiang, Xiao-Bo
    Ye, De-Sheng
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2012, 40 (08): : 1650 - 1654
  • [44] An all-digital analog-to-digital converter with 12-μV/LSB using moving-average filtering
    Watanabe, T
    Mizuno, T
    Makino, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 120 - 125
  • [45] A Frequency Delta-Sigma Analog-to-Digital Converter Operating at a Power-Supply Voltage of 0.6 V
    Mats E. Høvin
    Dag T. Wisland
    Yngvar Berg
    Tor S. Lande
    Analog Integrated Circuits and Signal Processing, 2003, 34 : 17 - 24
  • [46] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [47] A low-power cryogenic analog to digital converter in standard CMOS technology
    Zhao, Hongliang
    Liu, Xinghui
    CRYOGENICS, 2013, 55-56 : 79 - 83
  • [48] A frequency delta-sigma analog-to-digital converter operating at a power-supply voltage of 0.6 V
    Hovin, ME
    Wisland, DT
    Berg, Y
    Lande, TS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 34 (01) : 17 - 24
  • [49] Design of 7-bit 16-MSample/s Low Supply Low Power Digital-to-Analog Converter
    Lin, Laizhuan
    Li, Zhiqun
    PROCEEDINGS OF 3RD INTERNATIONAL CONFERENCE ON MULTIMEDIA TECHNOLOGY (ICMT-13), 2013, 84 : 723 - 730
  • [50] Successive Approximation Register Analog-to-Digital Converter (SAR ADC) for Biomedical Applications
    Arafa, Kawther I.
    Ellaithy, Dina M.
    Zekry, Abdelhalim
    Abouelatta, Mohamed
    Shawkey, Heba
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2023, 2023