Phase Detector with Minimal Blind Zone and Reset Time for GSamples/s DLLs

被引:27
作者
Gholami, Mohammad [1 ]
机构
[1] Univ Mazandaran, Fac Engn & Technol, Babol Sar, Iran
关键词
Phase detector; High speed; Reset time; Blind zone; Low Power;
D O I
10.1007/s00034-016-0485-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new phase detector for high-speed applications is proposed in this paper. Due to their long reset path, conventional phase detectors can work in lower frequencies. However, the proposed phase detector has lower reset path delay in which makes it suitable for high-speed phase locked loops (PLL) and delay locked loops (DLL). Moreover, this new phase detector uses a few transistors. The proposed circuit is designed based on TSMC 0.13 CMOS Technology. Simulations show lower reset path delay, blind zone and power consumption for proposed architecture in comparison with pervious related works. In addition, the circuit is able to detect phase offsets in about 80 ps and to work properly in frequencies near 3 GHz. Its blind zone is about 120 ps, while its reset path delay is about 80 ps. Furthermore, the power consumption of the proposed circuit at 128 MHz is found to be about .
引用
收藏
页码:3549 / 3563
页数:15
相关论文
共 13 条
[1]  
Charles C.T., 2006, IEEE T CIRCUITS-II, V53, P6
[2]  
Chen R.Y., 2010, IEEE T CIRCUITS-II, V57, P8
[3]  
Chen W.H., 2010, IEEE T CIRCUITS-II, V57, P40
[4]   Phase Frequency Detector Using Transmission Gates for High Speed Applications [J].
Gholami, M. .
INTERNATIONAL JOURNAL OF ENGINEERING, 2016, 29 (07) :916-920
[5]  
Gholami M., 2016, IEEE T VERY LARGE SC, V24, P9
[6]  
Gholami M., 2013, CIRCUITS SYST SIGNAL, V32, P35
[8]   A high speed and low power phase-frequency detector and charge-pump [J].
Lee, WH ;
Cho, JD ;
Lee, SD .
PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, :269-272
[9]  
Mansuri M., 2001, ESSCIRC '01, Proceedings of the 27th European Solid-State Circuits Conference, P333
[10]  
Soyuer M., 1990, IEEE J SOLID-ST CIRC, V25, P22