Carrier Mobility Variation Induced by the Substrate Bias in Ω-gate SOI Nanowire MOSFETs

被引:0
作者
Bergamaschi, F. E. [1 ]
Ribeiro, T. A. [1 ]
Paz, B. C. [2 ]
de Souza, M. [1 ]
Barraud, S. [2 ]
Casse, M. [2 ]
Vinet, M. [2 ]
Faynot, O. [2 ]
Pavanello, M. A. [1 ]
机构
[1] Ctr Univ FEI, Elect Engn Dept, Sao Bernardo Do Campo, Brazil
[2] CEA Leti Minatec, SCME LCTE, Dept Composants Silicium, Grenoble, France
来源
2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S) | 2019年
基金
巴西圣保罗研究基金会;
关键词
mobility; substrate bias; nanowire; SOI MOSFET;
D O I
10.1109/S3S46989.2019.9320726
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, an experimental analysis on the carrier mobility of p- and n-type Omega-gate SOI nanowire MOS transistors with different fin widths is done by varying substrate bias. Y-function method was used to extract mobility and its degradation coefficients. Differently from previously reported data from pMOS transistors, in which carrier mobility degrades with substrate bias increase, an improvement in carrier mobility is verified for n-type devices when back bias is increased from negative voltages up to 10V. However, by raising back bias up to 100V, causes carrier mobility degradation. Three-dimensional simulations confirmed this effect and showed that strong back bias attract the channel to the bottom interface, causing carrier confinement and, thus, increasing scattering mechanisms.
引用
收藏
页数:3
相关论文
共 30 条
  • [21] Experimental study of back gate bias effect and short channel effect in ultra-thin buried oxide tri-gate nanowire MOSFETs
    Ota, K.
    Saitoh, M.
    Tanaka, C.
    Numata, T.
    SOLID-STATE ELECTRONICS, 2014, 91 : 123 - 126
  • [22] Front- and back-channel mobility in ultrathin SOI-MOSFETs by front-gate split CV method
    Ohata, A.
    Casse, M.
    Cristoloveanu, S.
    SOLID-STATE ELECTRONICS, 2007, 51 (02) : 245 - 251
  • [23] Suppression of Random Telegraph Signal Noise in small-area MOSFETs under switched gate and substrate bias conditions
    Zanolla, Nicola
    Siprak, Domagoj
    Tiebout, Marc
    Baumgartner, Peter
    Sangiorgi, Enrico
    Fiegna, Claudio
    NOISE AND FLUCTUATIONS, 2009, 1129 : 201 - +
  • [24] Comprehensive evaluation of gate-induced drain leakage in SOI stacked nanowire nMOSFETs operating in high-temperatures
    de Souza, Michelly
    Cerdeira, Antonio
    Estrada, Magali
    Casse, Mikael
    Barraud, Sylvain
    Vinet, Maud
    Faynot, Olivier
    Pavanello, Marcelo A.
    SOLID-STATE ELECTRONICS, 2024, 214
  • [25] Analysis of the trade-off between voltage gain and frequency response of OTA designed using experimental data of omega-gate nanowire SOI MOSFETs
    de Araujo, Gustavo V.
    Martino, Joao A.
    Agopian, Paula G. D.
    2023 37TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES, SBMICRO, 2023,
  • [26] Threshold Voltage Control by Substrate Bias in 10-nm-Diameter Tri-Gate Nanowire MOSFET on Ultrathin BOX
    Ota, Kensuke
    Saitoh, Masumi
    Tanaka, Chika
    Numata, Toshinori
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 187 - 189
  • [27] DC/AC/RF Characteristic Fluctuations Induced by Various Random Discrete Dopants of Gate-All-Around Silicon Nanowire n-MOSFETs
    Sung, Wen-Li
    Li, Yiming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (06) : 2638 - 2646
  • [28] Self-Curable Gate-All-Around MOSFETs Using Electrical Annealing to Repair Degradation Induced From Hot-Carrier Injection
    Park, Jun-Young
    Moon, Dong-Il
    Seol, Myeong-Lok
    Kim, Choong-Ki
    Jeon, Chang-Hoon
    Bae, Hagyoul
    Bang, Tewook
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 910 - 915
  • [29] Static and Quasi-Static Drain Current Modeling of Tri-Gate Junctionless Transistor With Substrate Bias-Induced Effects
    Gola, Deepti
    Singh, Balraj
    Singh, Jawar
    Jit, Satyabrata
    Tiwari, Pramod Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (07) : 2876 - 2883
  • [30] Statistical Prediction of Nanosized-Metal-Grain-Induced Threshold-Voltage Variability for 3D Vertically Stacked Silicon Gate-All-Around Nanowire n-MOSFETs
    Wen-Li Sung
    Yiming Li
    Journal of Electronic Materials, 2020, 49 : 6865 - 6871