Asymmetrical Multilevel Inverter Topology with Reduced Power Semiconductor Devices

被引:0
|
作者
bin Arif, M. Saad [1 ]
Ayob, Shahrin Md. [1 ]
Salam, Zainal [1 ,2 ,3 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Power Engn Dept, Johor Baharu, Malaysia
[2] Univ Teknol Malaysia, Fac Elect Engn, Ctr Elect Energy Syst, Johor Baharu, Malaysia
[3] Univ Teknol Malaysia, Inst Future Energy, Johor Baharu, Malaysia
来源
2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON) | 2016年
关键词
Multilevel Inverter (MLI); low switching frequency; Total Harmonic Distortion (THD); fundamental frequency switching; TIED PHOTOVOLTAIC SYSTEM; VOLTAGE-SOURCE INVERTER; DIFFERENTIAL EVOLUTION; DC SOURCES; NUMBER; CONVERTER; REDUCTION; SWITCHES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new single-phase asymmetrical multilevel inverter topology is proposed. The topology is capable of producing n-level output voltage with reduced device counts. It is achieved by arranging available switches and dc sources to obtain maximum combinations of addition and subtraction of the input dc sources. To verify the viability of the proposed topology, circuit models for nine-level, 25-level and 67-level inverter are developed and simulated in Matlab-Simulink software. Experimental results of the proposed nine-level inverter prototype, developed in the laboratory, are presented. A low frequency switching strategy for nine-level inverter is also presented in this work. Comparison between the existing multilevel topologies shows that the proposed circuit requires less number of power switches and dc sources to produce the same number of output level.
引用
收藏
页码:20 / 25
页数:6
相关论文
共 50 条
  • [31] A Multilevel Inverter Topology Using Diode Half-Bridge Circuit with Reduced Power Component
    Sathik, Jagabar
    Aleem, Shady H. E. Abdel
    Alishah, Rasoul Shalchi
    Almakhles, Dhafer
    Bertilsson, Kent
    Bhaskar, Mahajan Sagar
    Savier, George Fernandez
    Dhandapani, Karthikeyan
    ENERGIES, 2021, 14 (21)
  • [32] A Multilevel Inverter Topology With an Improved Reliability and a Reduced Number of Components
    Akbari, Amirhosein
    Ebrahimi, Javad
    Jafarian, Yousefreza
    Bakhshai, Alireza
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (01) : 553 - 563
  • [33] A new tri-source symmetric cascaded multilevel inverter topology with reduced power components
    Pradeep, Jayarama
    Vengadakrishnan, Krishnakumar
    Palani, Anbarasan
    Sandirasegarane, Thamizharasan
    CIRCUIT WORLD, 2022, 49 (04) : 431 - 444
  • [34] A New Configurable Topology for Multilevel Inverter With Reduced Switching Components
    Siddique, Marif Daula
    Iqbal, Atif
    Memon, Mudasir Ahmed
    Mekhilef, Saad
    IEEE ACCESS, 2020, 8 : 188726 - 188741
  • [35] DESIGN AND IMPLEMENTATION OF MULTILEVEL INVERTER TOPOLOGY WITH REDUCED SWITCHING COMPONENTS
    Velayutham, Jayakumar
    Ramasamy, Karthikeyan
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2024, 77 (01): : 91 - 100
  • [36] Novel H-Bridge-Based Topology of Multilevel Inverter With Reduced Number of Devices
    Gautam, Shivam Prakash
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2019, 7 (04) : 2323 - 2332
  • [37] A T-Shape Connected Multilevel Inverter Topology with a Reduced Number of Switching Devices
    Anusuya, M.
    Geetha, R.
    Ilango, R.
    INTERNATIONAL JOURNAL OF RENEWABLE ENERGY RESEARCH, 2023, 13 (04): : 1556 - 1565
  • [38] An Experimental and Investigation on Asymmetric Modular Multilevel Inverter an Approach with Reduced Number of Semiconductor Devices
    Renoald, A. Johny
    Kannan, R.
    Karthick, S.
    Selvan, P.
    Sivakumar, A.
    Gnanavel, C.
    JOURNAL OF ELECTRICAL SYSTEMS, 2022, 18 (03) : 318 - 330
  • [39] Power Quality Performance Evaluation of Multilevel Inverter With Reduced Switching Devices and Minimum Standing Voltage
    Bana, Prabhat Ranjan
    Panda, Kaibalya Prasad
    Panda, Gayadhar
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2020, 16 (08) : 5009 - 5022
  • [40] A Novel Cascaded Asymmetrical Multilevel Inverter With Reduced Number of Switches
    Boora, Kamaldeep
    Kumar, Jagdish
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (06) : 7389 - 7399