Impact of interfacial layer and transition region on gate current performance for high-K gate dielectric stack: Its tradeoff with gate capacitance

被引:13
作者
Fan, YY [1 ]
Xiang, Q
An, J
Register, LF
Banerjee, SK
机构
[1] Lovoltech Inc, Santa Clara, CA 95054 USA
[2] AMD Inc, Sunnyvale, CA 94088 USA
[3] Univ Texas, Microelect Res Ctr, Austin, TX 78758 USA
关键词
gate capacitance; gate current; high-K gate stack; semiconductor device modeling;
D O I
10.1109/TED.2003.809433
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Stacked gate dielectrics are modeled with respect to the impact on the leakage current of interfacial layers and transition regions, considering the tradeoff with the gate capacitance. A Franz 2-band dispersion model is used. Low-EOT and low-gate-current regimes are explored theoretically using reasonable estimates guided by experimental data. Transition layer values of each parameter are qualitatively explored for oxynitride, Si3N4/SiO2 and high-K stacks. Higher dielectric constant and more insulating materials are obviously desired for each layer of dielectric; however, the transition region becomes more important as such dielectrics are considered. Higher dielectric constant of interfacial layer is desirable for the low-EOT-low-gate-current requirement.
引用
收藏
页码:433 / 439
页数:7
相关论文
共 14 条
  • [1] [Anonymous], 2001, INT TECHNOLOGY ROADM
  • [2] MOSFET transistors fabricated with high permitivity TiO2 dielectrics
    Campbell, SA
    Gilmer, DC
    Wang, XC
    Hsieh, MT
    Kim, HS
    Gladfelter, WL
    Yan, JH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (01) : 104 - 109
  • [3] Duffy J.A., 1990, Bonding, Energy Levels, and Bands in Inorganic Solids
  • [4] Voltage- and temperature-dependent gate capacitance and current model:: Application to ZrO2 n-channel MOS capacitor
    Fan, YY
    Nieh, RE
    Lee, JC
    Lucovsky, G
    Brown, GA
    Register, LF
    Banerjee, SK
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) : 1969 - 1978
  • [5] FRANZ W, 1956, HDB PHYSIK, V17, P155
  • [6] Tunneling leakage current in oxynitride: Dependence on oxygen/nitrogen content
    Guo, X
    Ma, TP
    [J]. IEEE ELECTRON DEVICE LETTERS, 1998, 19 (06) : 207 - 209
  • [7] Gate oxide scaling limits and projection
    Hu, CM
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 319 - 322
  • [8] Electron and hole quantization and their impact on deep submicron silicon p- and n-MOSFET characteristics
    Jallepalli, S
    Bude, J
    Shih, WK
    Pinto, MR
    Maziar, CM
    Tasch, AF
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (02) : 297 - 303
  • [9] Landau L.D., 1977, QUANTUM MECH NONRELA
  • [10] MOS devices with high quality ultra thin CVD ZrO2 Gate dielectrics and self-aligned TaN and TaN/poly-Si gate electrodes
    Lee, CH
    Kim, YH
    Luan, HF
    Lee, SJ
    Jeon, TS
    Bai, WP
    Kwong, DL
    [J]. 2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 137 - 138