Design of Energy Efficient ALU Using Clock Gating for a Sensor Node

被引:0
|
作者
Sharath, M. [1 ]
Poornima, G. [1 ]
机构
[1] BMS Coll Engn, Bengaluru, India
来源
CYBER-PHYSICAL SYSTEMS AND DIGITAL TWINS | 2020年 / 80卷
关键词
Functional unit enabled clock gating; Power reduction; Folded tree architecture;
D O I
10.1007/978-3-030-23162-0_35
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recent growth in the need of fast devices and complex designs on a single System on Chip (SoC) mainly requires a low power and a highly efficient design in terms of speed and area. Moreover the Wireless Sensor Nodes which performs on the node processing are mainly powered by battery thereby requiring the processing element to consume less power for computations. The two ways of reducing power consumption is by either reducing static power consumption or by reducing dynamic power consumption. This paper has concentrated on reducing the dynamic power consumption using clock gating scheme. This scheme is applied to a 16-bit Arithmetic and Logic Unit with two distinct approaches namely Block Enabled Clock Gating and Functional Unit Enabled Clock Gating. A Comparative analysis is done for ALU without and with two distinct clock gating schemes. The reduction in clock power and dynamic power consumption is achieved with higher frequencies. Simulations and power analysis is done using Xilinx Vivado Simulator. With Functional unit enabled clock gating we could get more than 70% reduction in power for higher frequencies like 1 and 2 GHz.
引用
收藏
页码:390 / 399
页数:10
相关论文
共 50 条
  • [31] Cross-Layer Design for Low-Power Wireless Sensor Node Using Wave Clock
    Takeuchi, Takashi
    Otake, Yu
    Ichien, Masumi
    Gion, Akihiro
    Kawaguchi, Hiroshi
    Ohta, Chikara
    Yoshimoto, Masahiko
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2008, E91B (11) : 3480 - 3488
  • [32] Clock gating and negative edge triggering for energy recovery clock
    Tirumalashetty, Vishwanadh
    Mahmoodi, Hamid
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1141 - 1144
  • [33] An Energy Efficient and Scalable Node Architecture for Sensor Network
    Faize, Yassine
    Crenne, Jeremie
    Hanusse, Nicolas
    Jego, Christophe
    2021 19TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2021,
  • [34] Energy-efficient High-level Synthesis for HDR Architectures with Clock Gating
    Akasaka, Hiroyuki
    Yanagisawa, Masao
    Togawa, Nozomu
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 135 - 138
  • [35] EFFICIENT SENSOR NODE DETERMINATION USING PROTEUS
    Sittalatchoumy, R.
    Sivakumar, L.
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 804 - 810
  • [36] Power efficient rapid hardware development using CoDeL and automated clock gating
    Agarwal, Nainesh
    Dirnopoulos, Nikitas
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5307 - +
  • [37] Energy Efficient Data Aggregation in Sensor Network Using Multiple Sink Data Node
    Manishankar, S.
    Ranjitha, P. R.
    Kumar, Manoj T.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 448 - 452
  • [38] Energy efficient sink node placement in sensor networks using particle swarm optimization
    Selvarajah, Kirusnapillai
    Kadirkamanathan, Visakan
    ANT COLONY OPTIMIZATION AND SWARM INTELLIGENCE, PROCEEDINGS, 2006, 4150 : 510 - 511
  • [39] Energy-efficient localisation of sensor nodes in WSNs using single beacon node
    Gautam, Prateek Raj
    Kumar, Sunil
    Verma, Akshay
    Kumar, Arvind
    IET COMMUNICATIONS, 2020, 14 (09) : 1459 - 1466
  • [40] An Energy Efficient Localization Algorithm for Wireless Sensor Networks Using a Mobile Anchor Node
    Zhang, Baoli
    Yu, Fengqi
    2008 INTERNATIONAL CONFERENCE ON INFORMATION AND AUTOMATION, VOLS 1-4, 2008, : 215 - 219