Design of Energy Efficient ALU Using Clock Gating for a Sensor Node

被引:0
|
作者
Sharath, M. [1 ]
Poornima, G. [1 ]
机构
[1] BMS Coll Engn, Bengaluru, India
来源
CYBER-PHYSICAL SYSTEMS AND DIGITAL TWINS | 2020年 / 80卷
关键词
Functional unit enabled clock gating; Power reduction; Folded tree architecture;
D O I
10.1007/978-3-030-23162-0_35
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recent growth in the need of fast devices and complex designs on a single System on Chip (SoC) mainly requires a low power and a highly efficient design in terms of speed and area. Moreover the Wireless Sensor Nodes which performs on the node processing are mainly powered by battery thereby requiring the processing element to consume less power for computations. The two ways of reducing power consumption is by either reducing static power consumption or by reducing dynamic power consumption. This paper has concentrated on reducing the dynamic power consumption using clock gating scheme. This scheme is applied to a 16-bit Arithmetic and Logic Unit with two distinct approaches namely Block Enabled Clock Gating and Functional Unit Enabled Clock Gating. A Comparative analysis is done for ALU without and with two distinct clock gating schemes. The reduction in clock power and dynamic power consumption is achieved with higher frequencies. Simulations and power analysis is done using Xilinx Vivado Simulator. With Functional unit enabled clock gating we could get more than 70% reduction in power for higher frequencies like 1 and 2 GHz.
引用
收藏
页码:390 / 399
页数:10
相关论文
共 50 条
  • [21] Using clock gating technique for energy reduction in portable computers
    Sulaiman, Diary Rawoof
    2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 839 - 842
  • [22] Low Power Design of Johnson Counter Using Clock Gating
    Ismail, Sani Md.
    Rahman, A. B. M. Saadmaan
    Islam, Farha Tamanna
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 510 - 517
  • [23] Low power network processor design using clock gating
    Luo, Y
    Yu, J
    Yang, J
    Bhuyan, L
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 712 - 715
  • [24] DESIGN AND IMPLEMENTATION OF ENERGY EFFICIENT NODE DATA TRANSMISSION BY USING MOBILE SINK NODE
    Palaskar, Shweta P.
    Chavhan, Nekita A.
    2014 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT), 2014, : 79 - 82
  • [25] Design of Failure Aware and Energy Efficient Node Discovery System in Wireless Sensor Network
    Dongarwar, Priya
    Soni, Purnima
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [26] An energy-efficient node for wireless sensor networks using software radio
    Shen, Jie
    Yuan, Xiaobing
    Shen, Lei
    Yao, Daoyuan
    Lizi, Haitao
    2006 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2006, : 245 - 249
  • [27] Energy Efficient Coverage Using Optimized Node Scheduling in Wireless Sensor Networks
    More, Avinash
    Wagh, Sharad
    2015 1ST INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2015, : 291 - 295
  • [28] Clock gating based energy efficient and thermal aware design of Latin unicode reader for natural language processing on FPGA
    Singh, Ritu
    Kalia, Kartik
    Minver, M.H.
    Akbar Hussain, D.M.
    International Journal of u- and e- Service, Science and Technology, 2016, 9 (08): : 75 - 86
  • [29] Energy Efficient Design and Implementation of ALU on 40nm FPGA
    Pandey, Bishwajeet
    Yadav, Jyotsana
    Singh, Yogesh Kumar
    Kumar, Rohit
    Patel, Sourabh
    2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,
  • [30] Design of a Power Efficient ALU Using Reversible Logic Gates
    Rahim, B. Abdul
    Dhananjaya, B.
    Fahimuddin, S.
    Dastagiri, N. Bala
    ICCCE 2018, 2019, 500 : 469 - 479