Design of Energy Efficient ALU Using Clock Gating for a Sensor Node

被引:0
|
作者
Sharath, M. [1 ]
Poornima, G. [1 ]
机构
[1] BMS Coll Engn, Bengaluru, India
来源
CYBER-PHYSICAL SYSTEMS AND DIGITAL TWINS | 2020年 / 80卷
关键词
Functional unit enabled clock gating; Power reduction; Folded tree architecture;
D O I
10.1007/978-3-030-23162-0_35
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recent growth in the need of fast devices and complex designs on a single System on Chip (SoC) mainly requires a low power and a highly efficient design in terms of speed and area. Moreover the Wireless Sensor Nodes which performs on the node processing are mainly powered by battery thereby requiring the processing element to consume less power for computations. The two ways of reducing power consumption is by either reducing static power consumption or by reducing dynamic power consumption. This paper has concentrated on reducing the dynamic power consumption using clock gating scheme. This scheme is applied to a 16-bit Arithmetic and Logic Unit with two distinct approaches namely Block Enabled Clock Gating and Functional Unit Enabled Clock Gating. A Comparative analysis is done for ALU without and with two distinct clock gating schemes. The reduction in clock power and dynamic power consumption is achieved with higher frequencies. Simulations and power analysis is done using Xilinx Vivado Simulator. With Functional unit enabled clock gating we could get more than 70% reduction in power for higher frequencies like 1 and 2 GHz.
引用
收藏
页码:390 / 399
页数:10
相关论文
共 50 条
  • [1] Clock Gating Based Energy Efficient ALU Design and Implementation on FPGA
    Pandey, Bishwajeet
    Yadav, Jyotsana
    Pattanaik, M.
    Rajoria, Nitish
    2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,
  • [2] Energy Efficient Implementation of 16-Bit ALU using Block Enabled Clock Gating Technique
    Kulkarni, Roopa
    Kulkarni, S. Y.
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [3] Design of a Low-Power ALU and Synchronous Counter Using Clock Gating Technique
    Kandasamy, Nehru
    Telagam, Nagarjuna
    Devisupraja, Chinthada
    PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 511 - 518
  • [4] COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU
    Raja, L.
    Thanushkodi, K.
    Hemalatha, T.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [5] Clock Gating Aware Energy Efficient Frame Buffer Design on FPGA
    Pandey, Bishwajeet
    Walia, Ekta
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION AND COMPUTER VISION (ICCCV), 2013,
  • [6] 64 Bit Green ALU Design Using Clock Gating Technique on Ultra Scale FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    Islam, S. M. Mohaiminul
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 151 - 154
  • [7] An Optimum VLSI Design of ALU based FIR Filter using Modified Clock Gating Technique
    Arulkumar, M.
    Chandrasekaran, M.
    International Journal of COMADEM, 2021, 24 (03): : 5 - 14
  • [8] Design of an Energy Efficient Sensor Node for Wearable Applications
    Adawy, Abdallah
    Djemal, Achraf
    Wang, Lidu
    Bouattour, Ghada
    Fakhfakh, Ahmed
    Kanoun, Olfa
    2024 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, I2MTC 2024, 2024,
  • [9] Efficient automated clock gating using CoDeL
    Agarwal, Nainesh
    Dimopoulos, Nikitas J.
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2006, 4017 : 79 - 88
  • [10] An efficient NoC router design by using an enhanced AES with retiming and clock gating techniques
    Venkataraman, N. L.
    Kumar, R.
    TRANSACTIONS ON EMERGING TELECOMMUNICATIONS TECHNOLOGIES, 2020, 31 (12)