A CNN Accelerator on FPGA using Binary Weight Networks

被引:5
作者
Tsai, Tsung-Han [1 ]
Ho, Yuan-Chen [1 ]
机构
[1] Natl Cent Univ, Taoyuan, Taiwan
来源
2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN) | 2020年
关键词
D O I
10.1109/icce-taiwan49838.2020.9258351
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
At present, convolutional neural networks have good performance while performing the object recognition tasks, but it relies on GPUs to solve a large number of complex operations. Therefore, the hardware accelerator of the neural network has become a central topic in the hardware researchers. This letter presents the design of an FPGA-based neural network accelerator implemented on the Xilinx Zynq-7020 FPGA. We use the binary LeNet model to achieve 91% accuracy in the MNIST dataset and use binary AlexNet model to achieve 67% accuracy in the CIFAR-10 dataset. Meanwhile the hardware resource is only about 10% usage on FPGA of the original design.
引用
收藏
页数:2
相关论文
共 6 条
  • [1] YodaNN1 : An Ultra-Low Power Convolutional Neural Network Accelerator Based on Binary Weights
    Andri, Renzo
    Cavigelli, Lukas
    Rossi, Davide
    Benini, Luca
    [J]. 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 236 - 241
  • [2] [Anonymous], 2011, XILINX UG586 V10
  • [3] EIE: Efficient Inference Engine on Compressed Deep Neural Network
    Han, Song
    Liu, Xingyu
    Mao, Huizi
    Pu, Jing
    Pedram, Ardavan
    Horowitz, Mark A.
    Dally, William J.
    [J]. 2016 ACM/IEEE 43RD ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2016, : 243 - 254
  • [4] XNOR-Net: ImageNet Classification Using Binary Convolutional Neural Networks
    Rastegari, Mohammad
    Ordonez, Vicente
    Redmon, Joseph
    Farhadi, Ali
    [J]. COMPUTER VISION - ECCV 2016, PT IV, 2016, 9908 : 525 - 542
  • [5] Sung W., 2015, ABS151106488
  • [6] FINN: A Framework for Fast, Scalable Binarized Neural Network Inference
    Umuroglu, Yaman
    Fraser, Nicholas J.
    Gambardella, Giulio
    Blott, Michaela
    Leong, Philip
    Jahre, Magnus
    Vissers, Kees
    [J]. FPGA'17: PROCEEDINGS OF THE 2017 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2017, : 65 - 74