Gain-Cell Embedded DRAM Under Cryogenic Operation-A First Study

被引:26
作者
Garzon, Esteban [1 ,2 ]
Greenblatt, Yosi [1 ]
Harel, Odem [1 ]
Lanuzza, Marco [2 ]
Teman, Adam [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, EnICS Labs, IL-5290002 Ramat Gan, Israel
[2] Univ Calabria, Dept Comp Engn Modeling Elect & Syst DIMES, I-87036 Arcavacata Di Rende, Italy
基金
以色列科学基金会;
关键词
Cryogenics; Random access memory; Transistors; Topology; Temperature distribution; Semiconductor device modeling; MOSFET; Cryogenic; data retention time (DRT); edge-direct tunneling; embedded memory; gain-cell embedded DRAM (GC-eDRAM); subthreshold leakage; CMOS TECHNOLOGY; TRANSISTORS; MOS;
D O I
10.1109/TVLSI.2021.3081043
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Operating circuits under cryogenic conditions is effective for a large spectrum of applications. However, the refrigeration requirement for the cooling of cryogenic systems introduces serious issues in terms of power dissipation. Gain-cell embedded dynamic random access memory (GC-eDRAM) is a low-area, logic-compatible embedded memory alternative to static random access memory (SRAM), which has the potential to provide ultralow-power operation under cryogenic conditions due to the lower leakages at these temperatures. In this article, we present the first comparative design exploration of GC-eDRAM under cryogenic conditions performed with transistor models characterized based on actual silicon measurements under temperatures as low as 77 K. Our study shows that the two-transistor (2T)-based GC-eDRAM configurations turn out to be the best solutions for very low-temperature operation. In particular, the 2T mixed GC-eDRAM configurations allow read sensing margin improvements (up to 99%) within the 2T-based configurations while at the same time excel in terms of data retention time (+44%) and power consumption (-27%) when compared to more complex GC-eDRAM topologies. Moreover, even better improvements in terms of area (-73%), leakage power (-97%), retention power (-76%), and energy (-66%) are observed when compared to conventional 6T-SRAM.
引用
收藏
页码:1319 / 1324
页数:6
相关论文
共 27 条
[1]   INFLUENCE OF SUBSTRATE FREEZE-OUT ON THE CHARACTERISTICS OF MOS-TRANSISTORS AT VERY LOW-TEMPERATURES [J].
BALESTRA, F ;
AUDAIRE, L ;
LUCAS, C .
SOLID-STATE ELECTRONICS, 1987, 30 (03) :321-327
[2]  
Balestra F, 2001, Device and Circuit Cryogenic Operation for Low Temperature Electronics
[3]   Characterization and modeling of 28-nm FDSOI CMOS technology down to cryogenic temperatures [J].
Beckers, Arnout ;
Jazaeri, Farzan ;
Bohuslayskyi, Heorhii ;
Hutin, Louis ;
De Franceschi, Silvano ;
Enz, Christian .
SOLID-STATE ELECTRONICS, 2019, 159 :106-115
[4]   Cryogenic applications of commercial electronic components [J].
Buchanan, Ernest D. ;
Benford, Dominic J. ;
Forgione, Joshua B. ;
Moseley, S. Harvey ;
Wollack, Edward J. .
CRYOGENICS, 2012, 52 (10) :550-556
[5]   CryoCore: A Fast and Dense Processor Architecture for Cryogenic Computing [J].
Byun, Ilkwon ;
Min, Dongmoon ;
Lee, Gyu-hyeon ;
Na, Seongmin ;
Kim, Jangwoo .
2020 ACM/IEEE 47TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2020), 2020, :335-348
[6]  
Charbon E, 2017, ISSCC DIG TECH PAP I, P264, DOI 10.1109/ISSCC.2017.7870362
[7]   Comparison of Cooled and Uncooled IR Sensors by Means of Signal-to-Noise Ratio for NDT Diagnostics of Aerospace Grade Composites [J].
Deane, Shakeb ;
Avdelidis, Nicolas P. ;
Ibarra-Castanedo, Clemente ;
Zhang, Hai ;
Nezhad, Hamed Yazdani ;
Williamson, Alex A. ;
Mackley, Tim ;
Maldague, Xavier ;
Tsourdos, Antonios ;
Nooralishahi, Parham .
SENSORS, 2020, 20 (12) :1-29
[8]   Simulation Analysis of DMTJ-Based STT-MRAM Operating at Cryogenic Temperatures [J].
Garzon, Esteban ;
De Rose, Raffaele ;
Crupi, Felice ;
Carpentieri, Mario ;
Teman, Adam ;
Lanuzza, Marco .
IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (07)
[9]   Exploiting STT-MRAMs for Cryogenic Non-Volatile Cache Applications [J].
Garzon, Esteban ;
De Rose, Raffaele ;
Crupi, Felice ;
Teman, Adam ;
Lanuzza, Marco .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 :123-128
[10]   GC-eDRAM With Body-Bias Compensated Readout and Error Detection in 28-nm FD-SOI [J].
Giterman, Robert ;
Bonetti, Andrea ;
Burg, Andreas ;
Teman, Adam .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (12) :2042-2046