A 0.8V 875 MS/s 7b low-power SAR ADC for ADC-Based Wireline Receivers in 22nm FDSOI

被引:1
作者
Cordova, David [1 ,2 ]
Cops, Wim [2 ]
Deval, Yann [1 ]
Rivet, Francois [1 ]
Lapuyade, Herve [1 ]
Nodenot, Nicolas [2 ]
Piccin, Yohan [2 ]
机构
[1] Univ Bordeaux, IMS Lab, Bordeaux INP, CNRS,UMR 5218, Talence, France
[2] MACOM Technol Solut, Sophia Antipolis, France
来源
2020 IFIP/IEEE 28TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC) | 2020年
关键词
Analog-to-digital conversion; analog-to-digital converter (ADC); low power; single channel; successive approximation register (SAR); COMPARATORS; OFFSET; SPEED;
D O I
10.1109/VLSI-SOC46417.2020.9344084
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a very low-power 875 MS/s 7b single-channel high-speed successive approximation register (SAR) analog-to-digital converter (ADC) that achieves a SNDR/SFDR at Nyquist rate of 41.46/55.01 dB. The use of an integer-based split CDAC combined with an improvement for the LSB capacitor allows a substantial improvement in the SNDR. A simple and accurate calibration procedure for the ADC is presented thanks to body biasing. The ADC is designed in 22 nm FDSOI while consuming 1.65 mW from a 0.8 V supply with a core chip area of 0.00074 mm(2). The Walden figure-of-merit of 19.5 fJ/conversion-step at Nyquist rate making it one of the lowest among recently published medium resolution SAR ADCs.
引用
收藏
页码:52 / 57
页数:6
相关论文
共 15 条
  • [1] Carter R, 2016, INT EL DEVICES MEET
  • [2] Choo KD, 2016, ISSCC DIG TECH PAP I, V59, P460, DOI 10.1109/ISSCC.2016.7418106
  • [3] Cordova D, 2019, IEEE I C ELECT CIRC, P358, DOI [10.1109/icecs46596.2019.8964972, 10.1109/ICECS46596.2019.8964972]
  • [4] Deng L, 2013, IEEE INT NEW CIRC
  • [5] Hegong Wei, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P188, DOI 10.1109/ISSCC.2011.5746276
  • [6] Hudner J, 2018, SYMP VLSI CIRCUITS, P47, DOI 10.1109/VLSIC.2018.8502436
  • [7] Implementation of Low-Power 6-8 b 30-90 GS/s Time-Interleaved ADCs With Optimized Input Bandwidth in 32 nm CMOS
    Kull, Lukas
    Pliva, Jan
    Toifl, Thomas
    Schmatz, Martin
    Francese, Pier Andrea
    Menolfi, Christian
    Braendli, Matthias
    Kossel, Marcel
    Morf, Thomas
    Andersen, Toke Meyer
    Leblebici, Yusuf
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (03) : 636 - 648
  • [8] A 3.1 mW 8b 1.2 GS/s Single-Channel Asynchronous SAR ADC With Alternate Comparators for Enhanced Speed in 32 nm Digital SOI CMOS
    Kull, Lukas
    Toifl, Thomas
    Schmatz, Martin
    Francese, Pier Andrea
    Menolfi, Christian
    Braendli, Matthias
    Kossel, Marcel
    Morf, Thomas
    Andersen, Toke Meyer
    Leblebici, Yusuf
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3049 - 3058
  • [9] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [10] Murmann B., ADC Performance Survey 1997-2020