Fast on-chip inductance extraction of VLSI including angled interconnects

被引:0
|
作者
Kurokawa, A [1 ]
Hachiya, K
Sato, T
Tokumasu, K
Masuda, H
机构
[1] STARC, Yokohama, Kanagawa 2220033, Japan
[2] NEC Corp Ltd, Kawasaki, Kanagawa 2118666, Japan
[3] Hitachi Ltd, Kodaira, Tokyo 1878588, Japan
关键词
inductance; parasitic extraction; VLSI interconnect; geometric mean distance; skin effect;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A formula-based approach for extracting the inductance of on-chip VLSI interconnections is presented. All of the formulae have been previously proposed and are well-known, but the degrees of accuracy they provide in this context have not previously been examined. The accuracy of the equations for a 0.1 mum technology node is evaluated through comparison of their results with those of 3-D field solvers. Comprehensive evaluation has proven that the maximum relative error of self- and mutual inductances as calculated by the formulae are less than 5% for parallel wires and less than 13% for angled wires, when wire width is limited to no more than 10 times the minimum. When applied to a realistic example with 43 wire segments, a program using the formula-based approach extracts values more than 60 times faster than a 3-D field solver.
引用
收藏
页码:841 / 845
页数:5
相关论文
共 50 条
  • [21] Implementation of artificial neural networks on on-chip interconnects in VLSI circuits
    Kumar, NS
    Kumar, MP
    Anandh, TV
    Raju, S
    Kumar, VA
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, 2003, : 59 - 64
  • [22] Three-Dimensional On-chip Inductance and Resistance Extraction
    Nentchev, Alexandre
    Selberherr, Siegfried
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 218 - 223
  • [23] Applications of CMOS processing to realise functional on-chip optical interconnects for VLSI
    Clapp, TV
    Cahill, L
    PHOTONICS PACKAGING AND INTEGRATION III, 2003, 4997 : 123 - 126
  • [24] Silicon-based building blocks for VLSI on-chip optical interconnects
    Chen, H
    Haurylau, M
    Weiss, SM
    Ruan, J
    Zhang, J
    Ouyang, H
    Fauchet, PM
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 237 - 239
  • [25] Designing fast on-chip interconnects for deep submicrometer technologies
    Hossain, R
    Viglione, F
    Cavalli, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 276 - 280
  • [26] Capacitance extraction for the nano-scale on-chip interconnects
    Goel, AK
    Gopinathannair, H
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 112 - 116
  • [27] Analysis of Jitter for a Chain-of-Inverters including On-chip Interconnects
    Illikkal, Muhammed Suhail
    Tripathi, Jai Narayan
    Shrimali, Hitesh
    Achar, Ramachandra
    2019 23RD IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI 2019), 2019,
  • [28] Fast extraction for 3-D inductance and resistance in interconnects
    Yang, L
    Wang, ZY
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1334 - 1338
  • [29] When should on-chip inductance modeling become necessary for VLSI timing analysis?
    Chang, LF
    Chang, KJ
    Mathews, R
    PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 170 - 172
  • [30] High-performance current mode receiver design for on-chip VLSI interconnects
    Agrawal, Yash
    Chandel, Rajeevan
    Dhiman, Rohit
    Advances in Intelligent Systems and Computing, 2015, 343 : 527 - 536