Optimal crosstalk shielding insertion along on-chip interconnect trees

被引:0
|
作者
Semerdjiev, Boyan [1 ]
Velenis, Dimitrios [1 ]
机构
[1] IIT, Dept Elect & Comp Engn, Chicago, IL 60616 USA
关键词
D O I
10.1109/VLSID.2007.122
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scaling of the on-chip feature size down into the deep submicron range has emphasized the importance of interconnect delay variations due to capacitive coupling. A methodology for reducing crosstalk noise on tree-structured interconnects is proposed in this paper. An algorithm is implemented to compute the optimal sequence of shielding insertion along a capacitively coupled interconnect tree. The reduction in crosstalk is verified through simulation and compared to alternative shielding schemes, considering the availability of limited shielding resources. It is demonstrated that the reduction in interconnect delay variations achieved by the proposed methodology is consistently higher. Furthermore, it is shown that delay variations between two critical nodes in a tree can also be reduced by the same shielding insertion approach.
引用
收藏
页码:289 / +
页数:2
相关论文
共 50 条
  • [41] A 2.5-Gb/s On-Chip Interconnect Transceiver With Crosstalk and ISI Equalizer in 130 nm CMOS
    Lee, Jaewon
    Lee, Woojae
    Cho, SeongHwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 124 - 136
  • [42] On-Chip Codeword Generation to Cope With Crosstalk
    Karmarkar, Kedar
    Tragoudas, Spyros
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (02) : 237 - 250
  • [43] Estimation of crosstalk noise for on-chip buses
    Tuuna, S
    Isoaho, J
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 111 - 120
  • [44] Formal derivation of optimal active shielding for low-power on-chip buses
    IEEE
    不详
    不详
    不详
    不详
    不详
    不详
    不详
    1600, 821-835 (May 2006):
  • [45] Retraction Note: Model for estimating power dissipation along the interconnect length in single on-chip topology
    Dmitry Gura
    Alexey Mikhaylov
    Sergey Glushkov
    Maksim Zaikov
    Zaffar Ahmed Shaikh
    Evolutionary Intelligence, 2024, 17 : 623 - 623
  • [46] Formal derivation of optimal active shielding for low-power on-chip buses
    Ghoneima, M
    Ismail, Y
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 800 - 807
  • [47] Formal derivation of optimal active shielding for low-power on-chip buses
    Ghoneima, M
    Ismail, YI
    Khellah, MM
    Tschanz, JW
    De, V
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 25 (05) : 821 - 836
  • [48] RETRACTED ARTICLE: Model for estimating power dissipation along the interconnect length in single on-chip topology
    Dmitry Gura
    Alexey Mikhaylov
    Sergey Glushkov
    Maksim Zaikov
    Zaffar Ahmed Shaikh
    Evolutionary Intelligence, 2022, 15 : 2369 - 2373
  • [49] Optimum voltage swing on on-chip and off-chip interconnect
    Svensson, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) : 1108 - 1112
  • [50] On-chip optical interconnect using visible light
    Wei Cai
    Bing-cheng Zhu
    Xu-min Gao
    Yong-chao Yang
    Jia-lei Yuan
    Gui-xia Zhu
    Yong-jin Wang
    Peter Grünberg
    Frontiers of Information Technology & Electronic Engineering, 2017, 18 : 1288 - 1294