Optimal crosstalk shielding insertion along on-chip interconnect trees

被引:0
|
作者
Semerdjiev, Boyan [1 ]
Velenis, Dimitrios [1 ]
机构
[1] IIT, Dept Elect & Comp Engn, Chicago, IL 60616 USA
关键词
D O I
10.1109/VLSID.2007.122
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scaling of the on-chip feature size down into the deep submicron range has emphasized the importance of interconnect delay variations due to capacitive coupling. A methodology for reducing crosstalk noise on tree-structured interconnects is proposed in this paper. An algorithm is implemented to compute the optimal sequence of shielding insertion along a capacitively coupled interconnect tree. The reduction in crosstalk is verified through simulation and compared to alternative shielding schemes, considering the availability of limited shielding resources. It is demonstrated that the reduction in interconnect delay variations achieved by the proposed methodology is consistently higher. Furthermore, it is shown that delay variations between two critical nodes in a tree can also be reduced by the same shielding insertion approach.
引用
收藏
页码:289 / +
页数:2
相关论文
共 50 条
  • [1] Efficient insertion of crosstalk shielding along on-chip interconnect trees
    Semerdjiev, Boyan
    Velenis, Dimitrios
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1125 - 1128
  • [2] Shielding effect of on-chip interconnect inductance
    El-Moursy, MA
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 396 - 400
  • [3] A Convolutional Code for On-chip Interconnect Crosstalk Reduction
    Courtay, Antoine
    Boutillon, Emmanuel
    Laurent, Johann
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 145 - 148
  • [4] The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk
    Halak, Basel
    Shedabale, Santosh
    Ramakrishnan, Hiran
    Yakovlev, Alex
    Russell, Gordon
    SLIP '08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION, 2008, : 65 - 72
  • [5] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [6] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, S
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 317 - 320
  • [7] Optimal interconnect termination for on-chip high speed signaling
    Hussein, Ezz El-Din O.
    Ismail, Yehea I.
    2011 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2011,
  • [8] Capacitive crosstalk effects on on-chip interconnect latencies and data-rates
    Caputa, Peter
    Kallsten, Rebecca
    Svensson, Christer
    Norchip 2005, Proceedings, 2005, : 281 - 284
  • [9] A unified system level error model of crosstalk and electromigration for on-chip interconnect
    Lee, Hyeonggeon
    Park, Jong Kang
    Kim, Jong Tae
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [10] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +