HeMPS - A Framework for NoC-Based MPSoC Generation

被引:54
作者
Carara, Everton A. [1 ]
de Oliveira, Roberto P. [1 ]
Calazans, Ney L. V. [1 ]
Moraes, Fernando G. [1 ]
机构
[1] PUCRS FACIN, BR-90619900 Porto Alegre, RS, Brazil
来源
ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5 | 2009年
关键词
D O I
10.1109/ISCAS.2009.5118013
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-Processor Systems-on-Chip (MPSoCs) are increasingly popular in embedded systems. Due to their complexity and huge design space to explore for such systems, CAD tools and frameworks to customize MPSoCs are mandatory. Some academic and industrial frameworks are available to support bus-based MPSoCs, but few works target NoCs as underlying communication architecture. A framework targeting MPSoC customization must provide abstract models to enable fast design space exploration, flexible application mapping strategies, all coupled to features to evaluate the performance of running applications. This paper proposes a framework to customize NoC-based MPSoCs with support to static and dynamic task mapping and C/SystemC simulation models for processors and memories. A simple, specifically designed microkernel executes in each processor, enabling multitasking at the processor level. Graphical tools enable debug and system verification, individualizing data for each task. Practical results highlight the benefit of using dynamic mapping strategies (total execution time reduction) and abstract models (total simulation time reduction without losing accuracy).
引用
收藏
页码:1345 / 1348
页数:4
相关论文
共 5 条
[1]   xENoC - an experimental network-on-chip environment for parallel distributed computing on NoC-based MPSoC architectures [J].
Joven, Jaume ;
Font-Bach, Oriol ;
Castells-Rufas, David ;
Martinez, Ricardo ;
Teres, Lluis ;
Carrabina, Jordi .
PROCEEDINGS OF THE 16TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2008, :141-+
[2]  
Kahn G., 1974, INF PROC P 6 IFIP C, P471
[3]  
Lyonnard D, 2001, DES AUT CON, P518, DOI 10.1109/DAC.2001.935563
[4]   HERMES:: an infrastructure for low area overhead packet-switching networks on chip [J].
Moraes, F ;
Calazans, N ;
Mello, A ;
Möller, L ;
Ost, L .
INTEGRATION-THE VLSI JOURNAL, 2004, 38 (01) :69-93
[5]  
SAMAHI A, 2007, AHS, P379