共 19 条
[1]
Blaauw David, 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, P400, DOI 10.1109/ISSCC.2008.4523226
[3]
Impact of Technology and Voltage Scaling on the Soft Error Susceptibility in Nanoscale CMOS
[J].
23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS,
2008,
:114-122
[4]
Chuan-Yu Chang, 2016, 2016 IEEE International Conference on Consumer Electronics - Taiwan (ICCE-TW), DOI [10.1109/iWEM.2016.7504865, 10.1109/ICCE-TW.2016.7520947]
[5]
Multiple bit upset tolerant memory using a selective cycle avoidance based SEC-DED-DAEC code
[J].
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS,
2007,
:349-+
[6]
Feedback redundancy: A power efficient SEU-Tolerant latch design for deep sub-micron technologies
[J].
37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS,
2007,
:276-+
[7]
ingh J, 2007, P INT C INF TECHN IC, P13
[8]
Komatsu Y., 2004, Proc. IEEE Custom Integrated Circuit Conference, P324
[10]
Soft error rate mitigation techniques for modern microcircuits
[J].
40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM,
2002,
:216-225