A Low Power Soft Error Hardened Latch with Schmitt-Trigger-Based C-Element

被引:5
作者
Tajima, Saki [1 ]
Togawa, Nozomu [1 ]
Yanagisawa, Masao [1 ]
Shi, Youhua [1 ]
机构
[1] Waseda Univ, Grad Sch Fundamental Sci & Engn, Tokyo 1698555, Japan
关键词
soft error; low-power; latch; C-element; TECHNOLOGY; DESIGN; CMOS;
D O I
10.1587/transfun.E101.A.1025
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To deal with the reliability issue caused by soft errors, this paper proposed a low power soft error hardened latch (SHC) design using a novel Schmitt-Trigger-based C-element for reliable low power applications. Unlike state-of-the-art soft error tolerant latches that are usually based on hardware redundancy with large area overhead and high power consumption, the proposed SHC latch is implemented through double-sampling and node-checking using a novel Schmitt-Trigger-based C-element, which can help to reduce the area overhead and the corresponding power consumption as well. The evaluation results show that the total number of transistors of the proposed SHC latch is only increased by 2 when compared to the conventional unhardened (CMOS)-M-2 latch, while up to 20.35% and 82.96% power reduction can be achieved when compared to the conventional unhardened (CMOS)-M-2 latch and the existing soft error tolerant HiPeR design, respectively.
引用
收藏
页码:1025 / 1034
页数:10
相关论文
共 19 条
[1]  
Blaauw David, 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, P400, DOI 10.1109/ISSCC.2008.4523226
[2]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[3]   Impact of Technology and Voltage Scaling on the Soft Error Susceptibility in Nanoscale CMOS [J].
Chandra, Vikas ;
Aitken, Robert .
23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, :114-122
[4]  
Chuan-Yu Chang, 2016, 2016 IEEE International Conference on Consumer Electronics - Taiwan (ICCE-TW), DOI [10.1109/iWEM.2016.7504865, 10.1109/ICCE-TW.2016.7520947]
[5]   Multiple bit upset tolerant memory using a selective cycle avoidance based SEC-DED-DAEC code [J].
Dutta, Avijit ;
Touba, Nur A. .
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, :349-+
[6]   Feedback redundancy: A power efficient SEU-Tolerant latch design for deep sub-micron technologies [J].
Fazeli, M. ;
Patooghy, A. ;
Miremadi, S. G. ;
Ejlali, A. .
37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, :276-+
[7]  
ingh J, 2007, P INT C INF TECHN IC, P13
[8]  
Komatsu Y., 2004, Proc. IEEE Custom Integrated Circuit Conference, P324
[9]   Area-Efficient Temporally Hardened by Design Flip-Flop Circuits [J].
Matush, Bradley I. ;
Mozdzen, Thomas John ;
Clark, Lawrence T. ;
Knudsen, Jonathan E. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) :3588-3595
[10]   Soft error rate mitigation techniques for modern microcircuits [J].
Mavis, DG ;
Eaton, PH .
40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, :216-225